# HITACHI

### HTDK170E HTDK170EUK

No. 0153



# SERVICE MANUAL MANUEL D'ENTRETIEN WARTUNGSHANDBUCH

#### **CAUTION:**

Before servicing this chassis, it is important that the service technician read the "Safety Precautions" and "Product Safety Notices" in this service manual.

#### **ATTENTION:**

Avant d'effectuer l'entretien du châassis, le technicien doit lire les «Précautions de sécurité» et les «Notices de sécurité du produit» présentés dans le présent manuel.

#### **VORSICHT:**

Vor Öffnen des Gehäuses hat der Service-Ingenieur die "Sicherheitshinweise" und "Hinweise zur Produktsicherheit" in diesem Wartungshandbuch zu lesen.

Data contained within this Service manual is subject to alteration for improvement.

Les données fournies dans le présent manuel d'entretien peuvent faire l'objet de modifications en vue de perfectionner le produit.

Die in diesem Wartungshandbuch enthaltenen Spezifikationen können sich zwecks Verbesserungen ändern.

SPECIFICATIONS AND PARTS ARE SUBJECT TO CHANGE FOR IMPROVEMENT

#### 1. GENERAL DESCRIPTION

#### 1.1 ES60X8

The ES6008/ES6018 Vibratto DVD processor is a single-chip MPEG video decoding chip that integrates audio/video stream data processing, TV encoder, four video DACs with Macrovision. copy protection, DVD system navigation, system control and housekeeping functions.

The Vibratto DVD processor is built on the ESS proprietary dual CPU Programmable Multimedia Processor (PMP) core consists of 32-bit RISC and 64-bit DSP processors and offers the best DVD feature set.

These features can be listed as follows:

#### **General Features:**

- Single-chip DVD processor based on ESS proprietary dual CPU PMP core.
- Integrated NTSC/PAL encoder.
- Four integrated 10-bit video DACs.
- DVD-Video, VCD 1.1, 2.0, and SVCD
- Interface for ATAPI devices and A/V DVD loaders.
- Interface for Compact Flash, Memory Stick and SmartMedia cards.
- Direct interface of 8- or 16-bit SDRAM up to 128-Mb capacity.
- Direct interface for up to four banks of 8-/16-bit EPROM or Flash EPROM for up to 16-MB capacity.

#### **Video Related Features:**

- Macrovision 7.1 for NTSC/PAL interlaced video.
- Simultaneous composite video and S-video outputs, or composite and YUV outputs, or composite and RGB outputs.
- 8-bit CCIR 601 YUV 4:2:2 output.
- On-Screen Display (OSD) controller with 3-bit blending provides display with 256 colors in 8 degrees of transparency.
- Subpicture Unit (SPU) decoder supports karaoke lyric, subtitles, and EIA-608 compliant Line 21 Captioning.

#### Audio Related Features:

Dolby Digital (AC-3) and Dolby Pro Logic.

- High-Definition Compatible Digital. (HDCD) decoding.
- Dolby Digital Class A and HDCD certified.
- CD-DA.
- MP3.

#### 1.2 MEMORY

#### 1.2.1 System SRAM Interface

The system SRAM interface controls access to optional external SRAM, which can be used for RISC code, stack, and data. The SRAM bus supports four independent address spaces, each having programmable bus width and wait states. The interface can support not only SRAM, ROM/EPROM and memory-mapped I/O ports for standalone applications are also supported.

#### 1.2.2 DRAM Memory Interface

The Vibratto provides a glueless 16-bit interface to DRAM memory devices used as video memory for a DVD player. The maximum amount of memory supported is 16 MB of Synchronous DRAM (SDRAM). The memory interface is configurable in depth to support 128-Mb addressing. The memory interface controls access to both external SDRAM or EDO memories, which can be the sole unified external read/write memory acting as program and data memory as well as various decoding and display buffers.

#### 1.3 Drive Interfaces

The Vibratto supports the AT Attachment Packet Interface (ATAPI), Integrated Drive Electronics (IDE), and other parallel and serial port interfaces used by many types of DVD loaders. These interfaces meet the specifications of many DVD loader manufacturers. An ATAPI drive is connected via the standard 34 pin dual row PC style IDE header

#### 1.4 FRONT PANEL

The front panel is based around an Futaba VFD and a common NEC front panel controller chip, (uPD16311). The ES6008/ES6018 controls the uPD16311 using several control signals, (clock, data, chip select). The infrared remote control signal is passed directly to the ES60X8 and 8051 for decoding.

#### 1.5 REAR PANEL

Outputs and Inputs at the AV1000 rear panel:

- Left, Right and Subwoofer (active) audio outputs.
- Left, Right and CVBS input.
- Composite, S-Video, and SCART outputs.
- Input SCART
- 5x15W 8ohms (L,R,SL,SR,C) + 1x25W 4ohms Subwoofer outputs.
- AM / FM Tuner Antenna input
- 220-240 V 50Hz AC Power input

The six-video signals used to provide CVBS, S-Video, and RGB are generated by the ES60X8's internal video DAC. The video signals are buffered by external circuitry.

Six channel audio output by the ES6018 in the form of three  $I^2S$  (or similar) data streams. The S/PDIF serial stream is also generated by the ES60X8 output by the rear panel. A six channel audio DAC (AK4356) are used for six channel audio output with ES6018, and similarly one AK4362A Audio DAC is used for two channel audio output with ES6008 or ES6018.

#### 2. SYSTEM BLOCK DIAGRAM and ES6008/18 PIN DESCRIPTION

#### 2.1 ES6008/18 PIN DESCRIPTION

| Name              | Pin Numbers                                                                                                                        | I/O | Defin                  | Definition                |                                                             |                             |                                                                                                          |        |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|---------------------------|-------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------|--------|--|--|--|
| VEE               | 1,18, 27, 59, 68,<br>75, 92, 99, 104,<br>130, 148, 157, 159,<br>164, 183, 193, 201                                                 | Ţ   | I/O po                 | I/O power supply.         |                                                             |                             |                                                                                                          |        |  |  |  |
| LA[21:0]          | 2:7, 10:16, 19:23,<br>204:207                                                                                                      | 0   | RISC                   | port addres               | ss bus.                                                     |                             |                                                                                                          |        |  |  |  |
| VSS               | 8, 17, 26, 34, 43, 52,<br>60, 67, 76, 84, 91,<br>98, 103, 112, 120,<br>129, 138, 147, 156,<br>163, 171, 177, 184,<br>192, 200, 208 | i   | Groui                  | Ground.                   |                                                             |                             |                                                                                                          |        |  |  |  |
| vcc               | 9, 35, 44, 83, 121,<br>139, 172                                                                                                    | 1   | Core                   | power supp                | oly.                                                        |                             |                                                                                                          |        |  |  |  |
| RESET#            | 24                                                                                                                                 | 1   | Rese                   | t input, activ            | /e-low.                                                     |                             |                                                                                                          |        |  |  |  |
| TDMDX             |                                                                                                                                    | 0   | TDM                    | transmit da               | ta output.                                                  |                             |                                                                                                          |        |  |  |  |
|                   |                                                                                                                                    | 1   |                        |                           | t Data Width S<br>y during reset.                           | Select. Stra                | oped to VCC or ground via                                                                                | 4.7-kΩ |  |  |  |
| RSEL              | 25                                                                                                                                 |     | ΙГ                     | RSEL                      | Selection                                                   | 6                           |                                                                                                          |        |  |  |  |
| NOLE.             |                                                                                                                                    |     |                        | 0                         | 16-bit ROM                                                  |                             |                                                                                                          |        |  |  |  |
|                   |                                                                                                                                    |     | [                      | 1                         | 8-bit ROM                                                   | 20                          |                                                                                                          |        |  |  |  |
| TDMDR             | 28                                                                                                                                 | ï   | TDM                    | receive data              | a input.                                                    |                             |                                                                                                          |        |  |  |  |
| TDMCLK            | 29                                                                                                                                 | T.  | TDM                    | clock input.              |                                                             |                             |                                                                                                          |        |  |  |  |
| TDMFS             | 30                                                                                                                                 | ï   | TDM                    | frame sync                | input.                                                      |                             |                                                                                                          |        |  |  |  |
| TDMTSC#           | 31                                                                                                                                 | 0   | TDM                    | output enat               | ole.                                                        |                             |                                                                                                          |        |  |  |  |
| TWS               | 3                                                                                                                                  | 0   | Audio                  | transmit fra              | ame sync outpu                                              | t                           |                                                                                                          |        |  |  |  |
|                   |                                                                                                                                    | Ţ   | Syste<br>RESE<br>respe | em and DSC<br>ET#. The ma | K output clock t<br>atrix below lists<br>it settings. Strap | requency se<br>the availabl | election is made at the rising e clock frequencies and their $C$ or ground via $4.7$ - $k\Omega$ resisto | r      |  |  |  |
|                   |                                                                                                                                    |     | S                      | EL_PLL2                   | SEL_PLL1                                                    | SEL_PLL                     |                                                                                                          |        |  |  |  |
| present some some | 32                                                                                                                                 |     |                        | 0                         | 0                                                           | 0                           | DCLK x 4.25<br>DCLK                                                                                      |        |  |  |  |
| SEL_PLL2          | 57                                                                                                                                 |     |                        | 0                         | 1                                                           | 0                           | Bypass mode                                                                                              |        |  |  |  |
|                   |                                                                                                                                    |     |                        | 0                         | 1                                                           | 1                           | DCLK x 3.75                                                                                              |        |  |  |  |
|                   |                                                                                                                                    |     |                        | 1                         | 0                                                           | 0                           | DCLK x 4.5                                                                                               |        |  |  |  |
|                   |                                                                                                                                    |     |                        | 1                         | 0                                                           | 1                           | Reserved                                                                                                 |        |  |  |  |
|                   |                                                                                                                                    |     |                        | 1                         | 1                                                           | 0                           | DCLK x 3.5                                                                                               |        |  |  |  |
|                   | 1                                                                                                                                  |     |                        | 1                         | 1                                                           | 1                           | DCLK x 4                                                                                                 |        |  |  |  |

| Name      | Pin Numbers         | I/O  | Definition                                                                                                                              |  |  |  |  |
|-----------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| TSD0      |                     | 0    | Audio transmit serial data port 0.                                                                                                      |  |  |  |  |
| SEL_PLL0  | 33                  | 1    | Refer to the description and matrix for SEL_PLL2 pin 32.                                                                                |  |  |  |  |
| SEL_PLL1  | 36                  | .1   | Refer to the description and matrix for SEL_PLL2 pin 32.                                                                                |  |  |  |  |
| NC        | 37, 38, 42, 48      | ш.   | No connect pins. Leave open.                                                                                                            |  |  |  |  |
| MCLK      | 39                  | I/O  | Audio master clock for audio DAC.                                                                                                       |  |  |  |  |
| TBCK      | 40                  | 0    | Audio transmit bit clock.                                                                                                               |  |  |  |  |
| SPDIF     | 8 33                | 0    | S/PDIF output.                                                                                                                          |  |  |  |  |
| SEL_PLL3  | 41                  | Sol. | Clock source select.Strapped to VCC or ground via 4.7-kΩ resistor; read only during reset.  SEL_PLL3 Clock Source  0 Crystal oscillator |  |  |  |  |
|           |                     |      | 1 DCLK input                                                                                                                            |  |  |  |  |
| RSD       | 45                  | 1    | Audio receive serial data.                                                                                                              |  |  |  |  |
| RWS       | 46                  | 1    | Audio receive frame sync.                                                                                                               |  |  |  |  |
| RBCK      | 47                  | 1    | Audio receive bit clock.                                                                                                                |  |  |  |  |
| XIN       | 49                  | 1    | 27-MHz crystal input.                                                                                                                   |  |  |  |  |
| XOUT      | 50                  | 0    | 27-MHz crystal output.                                                                                                                  |  |  |  |  |
| AVEE      | 51                  | 1    | Analog power for PLL.                                                                                                                   |  |  |  |  |
| DMA[11:0] | 53:58, 61:66        | 0    | DRAM address bus.                                                                                                                       |  |  |  |  |
| DCAS#     | 69                  | 0    | DRAM column address strobe.                                                                                                             |  |  |  |  |
| DOE#      | 70                  | 0    | DRAM output enable.                                                                                                                     |  |  |  |  |
| DSCK_EN   | 70                  | 0    | DRAM clock enable.                                                                                                                      |  |  |  |  |
| DWE#      | 71                  | 0    | DRAM write enable.                                                                                                                      |  |  |  |  |
| DRAS#     | 72                  | 0    | DRAM row address strobe.                                                                                                                |  |  |  |  |
| DMBS0     | 73                  | 0    | SDRAM bank select 0.                                                                                                                    |  |  |  |  |
| DMBS1     | 74                  | 0    | SDRAM bank select 1.                                                                                                                    |  |  |  |  |
| DB[15:0]  | 77:82, 85:90, 93:96 | I/O  | DRAM data bus.                                                                                                                          |  |  |  |  |
| DCS[1:0]# | 97, 100             | 0    | SDRAM chip select.                                                                                                                      |  |  |  |  |
| DQM       | 101                 | 0    | Data input/output mask.                                                                                                                 |  |  |  |  |
| DSCK      | 102                 | 0    | Output clock to SDRAM.                                                                                                                  |  |  |  |  |
| DCLK      | 105                 | 1    | Clock input to PLL.                                                                                                                     |  |  |  |  |

| Name   | Pin Numbers | I/O | Definition                         |                                                                 |                              |                    |              |                   |  |  |  |
|--------|-------------|-----|------------------------------------|-----------------------------------------------------------------|------------------------------|--------------------|--------------|-------------------|--|--|--|
| YUV0   |             | 0   | YUV0 pixel output data.            |                                                                 |                              |                    |              |                   |  |  |  |
| CAMIN2 |             | 1   | Camera inpu                        | t 2.                                                            |                              |                    |              |                   |  |  |  |
|        |             | 0   | O DAC Output Configuration Matrix. |                                                                 |                              |                    |              |                   |  |  |  |
|        |             |     | Pin                                | 114                                                             | 113                          | 108                | 106          | Ī                 |  |  |  |
|        |             |     | Value                              | DAC V                                                           | DAC Y                        | DAC C              | DAC U        | 1                 |  |  |  |
|        |             |     | 0                                  | CVBS1                                                           | Y                            | С                  | N/A          | 1                 |  |  |  |
|        |             |     | 1                                  | CVBS1                                                           | Y                            | С                  | CVBS2        | 1                 |  |  |  |
|        |             |     | 2                                  | N/A                                                             | Y                            | С                  | N/A          | 1                 |  |  |  |
|        |             |     | 3                                  | CVBS1                                                           | N/A                          | N/A                | CVBS2        | 1                 |  |  |  |
|        |             |     | 4                                  | CVBS1                                                           | N/A                          | N/A                | N/A          | 1                 |  |  |  |
|        |             |     | 5                                  | CVBS1                                                           | Y                            | Pb                 | Pr           | 1                 |  |  |  |
| UDAC   | 106         |     | 6                                  | N/A                                                             | Y                            | Pb                 | Pr           |                   |  |  |  |
| ODAC   | ,,,,,       |     | 7                                  | SYNC                                                            | G                            | В                  | R            | 1                 |  |  |  |
|        |             |     | 8                                  | CHROMA                                                          | Υ                            | Pb                 | Pr           |                   |  |  |  |
|        |             |     | 9                                  | CVBS1                                                           | G                            | В                  | R            |                   |  |  |  |
|        |             |     | 10                                 | CVBS1                                                           | G                            | R                  | В            |                   |  |  |  |
|        |             |     | 11                                 | SYNC                                                            | G                            | R                  | В            |                   |  |  |  |
|        |             |     | 12                                 | N/A                                                             | Υ                            | Pr                 | Pb           |                   |  |  |  |
|        |             |     | 13                                 | CVBS1                                                           | Υ                            | Pr                 | Pb           |                   |  |  |  |
|        |             |     | C: Chromina<br>U: Chromina         | ponent for YU<br>nce signal for<br>nce componer<br>nce componer | Y/C process<br>nt signal for | sing.<br>YUV mode. |              |                   |  |  |  |
| YUV1   | 107         | 0   | YUV1 pixel o                       | utput data.                                                     |                              |                    |              |                   |  |  |  |
| VREF   | 5.7245      | 1   | Internal volta                     | ge reference t                                                  | o video DA0                  | C. Bypass to       | ground with  | 0.1-μF capacitor. |  |  |  |
| YUV2   | 108         | 0   | YUV2 pixel o                       | utput data.                                                     |                              |                    |              |                   |  |  |  |
| CDAC   |             | 0   | Video DAC o                        | utput. Refer to                                                 | description                  | and matrix         | for UDAC pi  | n 106.            |  |  |  |
| YUV3   | 109         | 0   | YUV3 pixel o                       | utput data.                                                     |                              |                    |              | Ĭ                 |  |  |  |
| COMP   | 103         | 1   | Compensation                       | on input. Bypas                                                 | ss to ADVE                   | E with 0.1-μ       | F capacitor. |                   |  |  |  |
| YUV4   | 110         | 0   | YUV4 pixel o                       | utput data.                                                     |                              |                    |              |                   |  |  |  |
| RSET   | 110         | 1   | DAC current                        | adjustment re                                                   | sistor input.                |                    |              |                   |  |  |  |
| ADVEE  | 111         | 1   | Analog powe                        | r for video DA                                                  | C.                           |                    |              |                   |  |  |  |
| YUV5   | 113         | 0   | YUV5 pixel o                       | utput data.                                                     |                              |                    |              | ,                 |  |  |  |
| YDAC   | 113         | 0   | Video DAC o                        | utput. Refer to                                                 | description                  | and matrix         | for UDAC pi  | n 106.            |  |  |  |

| Name      | Pin Numbers | I/O      | Definition                                                          |
|-----------|-------------|----------|---------------------------------------------------------------------|
| YUV6      | 111         | 0        | YUV6 pixel output data.                                             |
| VDAC      | 114         | 0        | Video DAC output. Refer to description and matrix for UDAC pin 106. |
| YUV7      | 445         | 0        | YUV7 pixel output data.                                             |
| CAMIN3    | 115 I C     |          | Camera YUV 3.                                                       |
| PCLK2XSCN | 116         | I/O      | 27-MHz video output pixel clock.                                    |
| CAMIN4    | 110         | 1        | Camera YUV 4.                                                       |
| PCLKQSCN  | 5h          | 0        | 13.5-MHz video output pixel clock.                                  |
| CAMIN5    | 117         | 9        | Camera YUV 5.                                                       |
| AUX3[2]   | (X)         | 1/0      | Aux3 data I/O.                                                      |
| VSYNC#    |             | 1/0      | Vertical sync, active-low.                                          |
| CAMIN6    | 118         | 1        | Camera YUV 6.                                                       |
| AUX3[1]   | 8           | I/O      | Aux3 data I/O.                                                      |
| HSYNC#    | 9           | 1/0      | Horizontal sync, active-low.                                        |
| CAMIN7    | 119         | 1        | Camera YUV 7.                                                       |
| AUX3[0]   | I/C         |          | Aux3 data I/O.                                                      |
| HD[5:0]   | 8           | 1/0      | Host data bus lines 5:0.                                            |
| DCI[5:0]  | 122:127     | I/O      | DVD channel data I/O.                                               |
| AUX1[5:0] | 9           | I/O      | Aux1 data I/O.                                                      |
| HD[6]     | 8           | 1/0      | Host data bus line 6.                                               |
| DCI[6]    | 128         | 1/0      | DVD channel data I/O.                                               |
| AUX1[6]   | 120         | I/O      | Aux1 data I/O.                                                      |
| VFD_DOUT  | 9           | 1        | VFD data output.                                                    |
| HD[7]     | 90          | 1/0      | Host data bus line 7.                                               |
| DCI[7]    | 131         | I/O      | DVD channel data I/O.                                               |
| AUX1[7]   | 131         | I/O      | Aux1 data I/O.                                                      |
| VFD_DIN   | ন           | <u> </u> | VFD data input.                                                     |
| HD[8]     |             | 1/0      | Host data bus line 8.                                               |
| DCI_FDS#  | 132         | I/O      | DVD input sector start.                                             |
| AUX2[0]   | 132         | I/O      | Aux2 data I/O.                                                      |
| VFD_CLK   | 20          | 1        | VFD clock input.                                                    |
| HD[9]     |             | I/O      | Host data bus line 9.                                               |
| AUX2[1]   | 133         | I/O      | Aux2 data I/O.                                                      |
| SQSQ      | (¥          | 1        | Subcode-Q data.                                                     |

| Name     | Pin Numbers | I/O | Definition                              |
|----------|-------------|-----|-----------------------------------------|
| HD[10]   |             | 1/0 | Host data bus line 10.                  |
| AUX2[2]  | 134         | 1/0 | Aux2 data I/O.                          |
| SQSK     |             | 1   | Subcode-Q clock.                        |
| HD[11]   |             | I/O | Host data bus line 11.                  |
| AUX2[3]  | 135         | 1/0 | Aux2 data I/O.                          |
| IRQ      |             | 0   | IRQ.                                    |
| HD[12]   |             | 1/0 | Host data bus line 12.                  |
| AUX2[4]  | 136         | 1/0 | Aux2 data I/O.                          |
| C2PO     |             | 1   | C2PO error correction flag from CD-ROM. |
| HD[13]   |             | 1/0 | Host data bus line 13.                  |
| AUX2[5]  | 137         | 1/0 | Aux2 data I/O.                          |
| SP       |             | -1  | 16550 UART serial port input.           |
| HD[14]   |             | 1/0 | Host data bus line 14.                  |
| AUX2[6]  | 140         | 1/0 | Aux2 data I/O.                          |
| SQSI     | 1           | 1   | Subcode-Q sync.                         |
| HD[15]   |             | 1/0 | Host data bus line 15.                  |
| AUX2[7]  | 141         | 1/0 | Aux2 data I/O.                          |
| IR       |             | 1   | IR remote control input.                |
| HWRQ#    | 0.          | 0   | Host write request.                     |
| DCI_REQ# | 142         | 0   | DVD control interface request.          |
| AUX4[1]  |             | 1/0 | Aux4 data I/O.                          |
| HRRQ#    | 143         | 0   | Host read request.                      |
| AUX4[0]  | 143         | 1/0 | Aux4 data I/O.                          |
| HIRQ     |             | 1/0 | Host interrupt.                         |
| DCI_ERR# | 144         | I/O | DVD channel data error.                 |
| AUX4[7]  |             | 1/0 | Aux4 data I/O.                          |
| HRST#    | 145         | 0   | Host reset.                             |
| AUX3[5]  | 140         | I/O | Aux3 data I/O.                          |
| HIORDY   | 146         | ्रा | Host I/O ready.                         |
| AUX3[3]  | 140         | 1/0 | Aux3 data I/O.                          |
| HWR#     |             | I/O | Host write.                             |
| DCI_CLK  | 149         | 1/0 | DVD channel data clock.                 |
| AUX4[5]  |             | 1/0 | Aux4 data I/O.                          |

| Name      | Pin Numbers                 | I/O | Definition                                                                    |
|-----------|-----------------------------|-----|-------------------------------------------------------------------------------|
| HRD#      |                             | 0   | Host read.                                                                    |
| DCI_ACK#  | 150                         | 0   | DVD channel data valid.                                                       |
| AUX4[6]   |                             | 1/0 | Aux4 data I/O.                                                                |
| HIOCS16#  | L.                          | 1   | Device 16-bit data transfer.                                                  |
| CAMCLK    | 151 1                       |     | Camera port pixel clock input.                                                |
| AUX3[4]   |                             |     | Aux3 data I/O.                                                                |
| HCS1FX#   | 150                         | 0   | Host select 1.                                                                |
| AUX3[7]   | 152                         | 1/0 | Aux3 data I/O.                                                                |
| HCS3FX#   | 450                         | 0   | Host select 3.                                                                |
| AUX3[6]   | 153                         | 1/0 | Aux3 data I/O.                                                                |
| HA[2:0]   | 154 455 450                 | 1/0 | Host address bus.                                                             |
| AUX4[4:2] | 154, 155, 158               | I/O | Aux4 data I/Os.                                                               |
| AUX[0]    | 400                         | 1/0 | Auxiliary port 0 (open collector).                                            |
| I2CDATA   | 160                         | 1/0 | I <sup>2</sup> C data I/O.                                                    |
| AUX[1]    | 161                         | 1/0 | Auxiliary port 1 (open collector).                                            |
| I2C_CLK   | 101                         | 1/0 | I <sup>2</sup> C clock I/O.                                                   |
| AUX[2]    | 460                         | 1/0 | Auxiliary port.                                                               |
| IOW#      | 162                         | 0   | I/O Write strobe (LCS1).                                                      |
| AUX[3]    | 405                         | I/O | Auxiliary port.                                                               |
| IOR#      | 165                         | 0   | I/O Read strobe (LCS1).                                                       |
| AUX[6:4]  | 166:168                     | 1/0 | Auxiliary ports.                                                              |
| AUX[7]    | 169                         | I/O | Auxiliary port.                                                               |
| STALL#    | 109                         | 1   | STALL# flag input; when set, extends cycle by adding wait states as required. |
| LOE#      | 170                         | 0   | RISC port output enable.                                                      |
| LCS[3:0]# | 173:176                     | 0   | RISC port chip select.                                                        |
| LD[15:0]  | 178:182,<br>185:191,194:197 | 1/0 | RISC port data bus.                                                           |
| LWRLL#    | 198                         | 0   | RISC port low-byte write enable.                                              |
| LWRHL#    | 199                         | 0   | RISC port high-byte write enable.                                             |
| CAMIN0    | 202                         | 1   | Camera YUV 0.                                                                 |
| CAMIN1    | 203                         | 1   | Camera YUV 1.                                                                 |

#### 2.1 SYSTEM BLOCK DIAGRAM

System block diagram is shown in the following figure:



#### 3. AUDIO OUTPUT

The ES6008 supports two-channel analog audio output while ES6018 supports six-channel analog audio output. In a system configuration with six analog outputs, the front left and right channels can be configured to provide the stereo (2 channel) outputs and Dolby Surround, or the left and right front channels for a 5.1 channel surround system.

The ES6008 also provides digital output in S/PDIF format. The board supports both optical and coaxial S/PDIF outputs.

AV1000 Has also 5.1 channel Class-D amplifier outputs to 8 ohms satelites and 4 ohms subwoofer.

#### 4 Audio DACs

The ES6008/18 supports several variations of an  $I^2S$  type bus, varying the order of the data bits (leading or no leading zero bit, left or right alignment within frame, and MSB or LSB first) is possible using the ES6008/18 internal configuration registers. The  $I^2S$  format uses four stereo data lines and three clock lines. The  $I^2S$  data and clock lines can be connected directly to one or more audio DAC to generate analog audio output.

The two-channel DAC is an AKM AK4382A. The DACs support up to 192kHz sampling rate.

The outputs of the DACs are differential, not single ended so a buffering circuit is required. The buffer circuits use National LM833 op-amps to perform the low-pass filtering and the buffering.

#### **5 VIDEO INTERFACE**

#### 5.1 Video Display Output

The video output section controls the transfer of video frames stored in memory to the internal TV encoder of the Vibratto. The output section consists of a programmable CRT controller capable of operating either in Master or Slave mode.

The video output section features internal line buffers which allow the outgoing luminance and chrominance data to match the internal clock rates with external pixel clock rates, easily facilitating YUV4: 2:2 to YUV4: 2:0 component and sample conversion. A polyphase filter achieves arbitrary horizontal decimation and interpolation.

#### Video Bus

The video bus has 8 YUV data pins that transfer luminance and chrominance (YUV) pixels in CCIR601 pixel format (4:2:2). In this format, there are half as many chrominance (U or V) pixels per line as luminance (Y) pixels; there are as many chrominance lines as luminance.

#### **Video Post-Processing**

The Vibratto video post-processing circuitry provides support for the color conversion, scaling, and filtering functions through a combination of special hardware and software. Horizontal upsampling and filtering is done with a programmable, 7-tap polyphase filter bank for accurate non-integer interpolations. Vertical scaling is achieved by repeating and dropping lines in accordance with the applicable scaling ratio.

#### **Video Timing**

The video bus can be clocked either by double pixel clock and clock qualifier or by a single pixel clock. The double clock typically is used for TV displays, the single for computer displays.

#### Video Interface Registers

#### VID SCN HSTART

The write-only Video Screen Horizontal Start Address register contains the 13-bit horizontal pixel starting address of the active video display.

#### VID SCN HEND

The write-only Video Screen Horizontal End Address register contains the 13-bit horizontal pixel ending address of the active video display.

#### VID\_SCN\_VSTART

The write-only Video Screen Vertical Start Address register contains the 13-bit vertical scan line starting address of the active video display.

#### VID SCN VEND

The write-only Video Screen Vertical End Address register contains the 13-bit vertical scan line ending address of the active video display.

#### VID\_SCN\_VERTIRQ

The write-only Video Screen Vertical Line Interrupt register is selectable by software and contains the line in which a vertical interrupt will occur. Line 0 is the top of the screen, as defined by the leading edge of the VSYNC pin. Typically, an interrupt is set either just before or just after the active video display.

#### VID SCN HBLANK START

The write-only Video Screen Horizontal Blanking Interval Start Address register contains the 13-bit starting address of the horizontal blanking interval for the active video display.

#### VID SCN HBLANK STOP

The write-only Video Screen Horizontal Blanking Interval End Address register contains the 13-bit ending address of the horizontal blanking stop interval for the active video display.

#### VID SCN VBLANK START

The Video Screen Vertical Blanking Interval Start Address register contains the 13-bit starting address of the vertical blanking interval for the active video display.

#### VID SCN VBLANK STOP

The write-only Video Screen Vertical Blanking Interval Stop Address register contains the 13-bit ending address of the vertical blanking stop interval for the active video display.

#### VID SCN HSYNCWIDTH

The write-only Video Screen Horizontal Sync Width Pulse register contains the 13-bit value of the horizontal sync pulse width for the active video display. This register is needed only if sync direction is output

#### VID SCN HSYNCPERIOD

The write-only Video Screen Horizontal Sync Period register contains the 13-bit value for the period of the horizontal sync pulse used by the active video display. It is needed only if sync direction is output.

#### VID SCN VSYNCPERIOD

The write-only Video Screen Video Sync Period register contains the 13-bit value for the period of the vertical sync pulse used by the active video display. This register is needed only if sync direction is output.

#### VID SCN VSYNCPIXEL

The write-only Video Screen Vertical Sync Pixel register defines which pixel VSYNC will change on for the active video display. The number of pixels delayed from HSYNC that VSYNC will change on either the rising or falling edge of VSYNC. This register is needed only if sync direction is output

#### VID SCN VSYNCWIDTH

The write-only Video Screen Vertical Sync Pulse Width register defines the width of the 6-bit vertical sync pulse. It is needed only if sync direction is output

#### VID SCN VERTCOUNT

The read-only Video Screen Verital Counter register contains the current line of the vertical counter, and starts its counting at VSYNC line 0. This register is typically used for testing only.

#### VID SCN HORIZCOUNT

The read-only Video Screen Horizontal Counter register contains the current pixel of the horizontal counter, and starts its counting at HSYNC pixel 0. This register is typically used for testing only.

#### VID\_SCN\_COUNTER\_CTL

The write-only Video Screen Counter Control register contains counter control bits for the inverted blank sync, inverted horizontal sync, and inverted vertical sync functions. This register initializes to 0x00 after reset.

#### VID SCN OUTPUTCNTL

The Video Screen Output Control register contains the control logic used to control the clamping and filtering characteristics of the signal being output to the video display.

#### VID SCN ITERFACECNTL

The Video Screen Interface Control register contains the control logic used to determine the signal output characteristics to the video display.

#### VID SCN RESETS

The Video Screen Reset register contains the control logic for reset events, including the reset pan and scan, horizontal filtering and DMA enabling functions. This register is set to 1 on reset.

#### **VID SCN STATUS**

The Video Screen Status register contains the status bits for the video section.

#### VID SCN OSD HSTART

The OSD Video Screen Horizontal Start Address register contains the horizontal starting address value for the OSD, as referenced from the active display window.

#### VID SCN OSD HEND

The OSD Video Screen Horizontal End Address register contains the 13-bit horizontal ending address value for the OSD, as referenced from the active video display.

#### VID\_SCN\_OSD\_VSTART

The OSD Video Screen Vertical Start Address register contains the 13-bit vertical starting address value for the OSD, as referenced from the active video display.

#### VID SCN OSD VEND

The OSD Video Screen Vertical End Address register contains the 13-bit vertical ending address value for the OSD, as referenced from the active video display.

#### VID SCN OSD MISC

The OSD Video Screen Miscellaneous register contains the control logic and status bits for the OSD controller.

#### VID\_SCN\_OSD\_PALETTE

These 16 registers contain the OSD palette.

#### 6 SDRAM MEMORY

The memory bus interface generates all the control signals to interface with external memory. The Vibratto supports different configurations using the memory configuration bits SDCFG[1:0] (bits 12:11), the SD8BIT bit (bit 14), and SD64M bit (bit 15) in the BUSCON\_DRAM\_CONTROL register. Configurations can be implemented in many ways. The following table lists the typical SDRAM configurations used by the Vibratto.

Typical SDRAM Configurations:

| Size |       | Bit    | Memory |        |                                |
|------|-------|--------|--------|--------|--------------------------------|
| (MB) | SD64M | SD8BIT | SDCFG1 | SDCFG0 | Configuration                  |
| 2.0  | 0     | 0      | 0      | 1      | 1 pc: 512Kx16x2<br>(16 Mb)     |
| 4.0  | 0     | 0      | 0      | 0      | 2 pcs:<br>512Kx16x2 (16<br>Mb) |
| 4.0  | 0     | 1      | 0      | 1      | 2 pcs: 1Mx8x2<br>(16 Mb)       |
| 8.0  | 0     | 1      | 0      | 0      | 4 pcs: 1Mx8x2<br>(16 Mb)       |
| 8.0  | 1     | 0      | Х      | ×      | 1 pc: 1Mx16x4<br>(64 Mb)       |
| 16.0 | 1     | 0      | Х      | ×      | 2 pc: 1Mx16x4<br>(64 Mb)       |
| 16.0 | 1     | 1      | Х      | Х      | 2 pc: 2Mx8x4<br>(64 Mb)        |
| 16.0 | 1     | 1      | X      | ×      | 1 pc: 2Mx16x4<br>(128 Mb)      |

The memory interface controls access to both external SDRAM or EDO memories, which can be the sole unified external read/write memory acting as program and data memory as well as various decoding and display buffers. At high clock speeds, the Vibratto memory bus interface has sufficient bandwidth to support the decoding and displaying of CCIR601 resolution images at full frame rate.

#### 7 FLASH MEMORY

The decoder board supports AMD class Flash memories. Currently 4 configurations are supported:

FLASH\_512K\_8b FLASH\_1024K\_8b FLASH\_512Kx2\_8b FLASH\_512Kx2\_16b

The Vibratto permits both 8- and 16-bit common memory I/O accesses with a removable storage card via the host interface.

#### **8 SERIAL EEPROM MEMORY**

An I2C serial EEPROM is used to store user configuration (i.e. language preferences, speaker setup, etc.) and software configuration. Industry standard EEPROM range in size from 1kbit to 256kbit and share the same IC footprint and pinout. The default device is 2kbit, 256kx 8, SOIC8 SGS Thomson ST24C02M1 or equivalent.

#### 9 ATA/IDE LOADER INTERFACE

The host interface can directly support ATAPI devices such as DVD drives or I/O controllers. PIO modes 0 through 4 are supported. The ATA/IDE interface can directly control two devices through the use of the HCS1FX# and HCS3FX# signals. The ATA/IDE interface of the Vibratto uses a command execution protocol that allows the operation of audio-CD and DVD loaders to coexist on the same type of interface cable that most computers use for CD loaders and hard disk drives.

Note: The decoder board supports the standard ATAPI electrical connections, but the software protocol within the drive is not always supported according to ATAPI specifications. Custom software may need to be developed and tested to support ATAPI drives from different manufacturers.

## 10 AUDIO INTERFACE AUDIO SAMPLING RATE AND PLL COMPONENT CONFIGURATION

The ES6008/18 Vibratto audio mode configuration is selectable, allowing it to interface directly with low-cost audio DACs and ADCs. The audio port provides a standard  $I^2S$  interface input and output and S/PDIF (IEC958) audio output. Stereo mode is in  $I^2S$  format while six channels Dolby Digital (5.1 channel) audio output can be channeled through the S/PDIF. The S/PDIF interface consists of a bi-phase mark encoder, which has low skew. The transmit  $I^2S$  interface supports the 128, 192, 256, 384, and 512 sampling frequency formats, where sampling frequency Fs is usually 32 kHz, 44.1 kHz, 48 kHz, 96 kHz, or 192 kHz. The audio samples for the  $I^2S$  transmit interface can be 16, 18, 20, 24, and 32-bit samples.

For Linear PCM audio stream format, the Vibratto supports 48 kHz and 96 kHz. Dolby Digital audio only supports 48 kHz. The ES6008/18 Vibratto incorporates a built-in programmable analog PLL in the device architecture in order to generate a master audio clock. The MCLK pin is for the audio DAC clock and can either be an output from or an input to the ES6008/18 Vibratto. Audio data out (TSD) and audio frame sync (TWS) are clocked out of the Vibratto based on the audio transmit bit clock (TBCK). Audio receive bit clock (RBCK) is used to clock in audio data in (RSD) and audio receive frame sync (RWS).

#### 11 FRONT PANEL

#### 11.1 VFD CONTROLLER

The VFD controller is a NEC uPD16311. This controller is not a processor, but does include a simple state machine which scans the VFD and reads the front panel button matrix. The 16311 also includes RAM so it can store the current state of all the VFD icons and segments. Therefore, the 16311 need only be accessed when the VFD status changes and when the button status is read. The ES6008/ES6018 can control this chip directly using PIO pins or can allow the front panel PIC to control the VFD.

#### 12 MISCELLANEOUS FUNCTIONS

#### 12.1 RESET CIRCUITRY

Two different chips are supported to provide the power-on-reset DS1811 or AAT3520.

#### 12.2 VOLTAGE REGULATORS

There are 7812, 7805 and LM317 linear regulator ICs on the power supply to generate +5V, -5V, +12V, -12V and +3.3V for the device. On the standby mode just +12Vst and +5V supplies are generating for standby power consumption.

The ES6008/18 requires 2.5V to operate. This voltage is generated from +5V.

#### 13 CONNECTORS

#### 13.1 ATAPI DRIVE STANDARD CONNECTOR

The I/O connector is a 40-pin connector as shown in figure A.1, with pin assignments as shown in table A.1. The connector shall be keyed to prevent the possibility of installing it upside down. A key is provided by the removal of pin 20. The corresponding pin on the cable connector shall be plugged.

The cable plug, not the receptacle, governs the pin locations. The way in which the receptacle is mounted on the printed circuit board affects the pin positions, and pin 1 shall remain in the same relative position. This means the pin numbers of the receptacle may not reflect the conductor number of the plug. The header receptacle is not polarized, and all the signals are relative to pin 20, which is keyed.

By using the plug positions as primary, a straight cable can connect devices. As shown in figure A.1, conductor 1 on pin 1 of the plug shall be in the same relative position no matter what the receptacle numbering looks like. If receptacle numbering was followed, the cable would have to twist 180 degrees between a device with top-mounted receptacles, and a device with bottom-mounted receptacles.



Figure A.1 - 40-pin connector mounting

Table A.1 - 40-pin connector interface signals

| Signal name | Connector contact | Con | ductor | Connector contact | Signal name |
|-------------|-------------------|-----|--------|-------------------|-------------|
| RESET-      | 1                 | 1   | 2      | 2                 | Ground      |
| DD7         | 3                 | 3   | 4      | 4                 | DD8         |
| DD6         | 5                 | 5   | 6      | 6                 | DD9         |
| DD5         | 7                 | 7   | 8      | 8                 | DD10        |
| DD4         | 9                 | 9   | 10     | 10                | DD11        |
| DD3         | 11                | 11  | 12     | 12                | DD12        |
| DD2         | 13                | 13  | 14     | 14                | DD13        |
| DD1         | 15                | 15  | 16     | 16                | DD14        |
| DD0         | 17                | 17  | 18     | 18                | DD15        |
| Ground      | 19                | 19  | 20     | 20                | (keypin)    |
| DMARQ       | 21                | 21  | 22     | 22                | Ground      |
| DIOW-       | 23                | 23  | 24     | 24                | Ground      |
| DIOR-       | 25                | 25  | 26     | 26                | Ground      |
| IORDY       | 27                | 27  | 28     | 28                | CSEL        |
| DMACK-      | 29                | 29  | 30     | 30                | Ground      |
| INTRQ       | 31                | 31  | 32     | 32                | reserved    |
| DA1         | 33                | 33  | 34     | 34                | PDIAG-      |
| DA0         | 35                | 35  | 36     | 36                | DA2         |
| CS0-        | 37                | 37  | 38     | 38                | CS1-        |
| DASP-       | 39                | 39  | 40     | 40                | Ground      |

Recommended part numbers for the mating connector and cable are shown below, but equivalent parts may be used.

Connector (40 pin) 3M 3417-7000 or equivalent Strain relief 3M 3448-2040 or equivalent

Flat cable (stranded 28 AWG) 3M 3365-40 or equivalent

Flat cable (stranded 28 AWG) 3M 3517-40 (shielded) or equivalent

#### **13.2 SCART CONNECTORS**

#### Pinout of the scart connector:

- 1 → Audio Right Out
- 2 → Audio Right In
- 3 → Audio Left / Monu Out
- 4 → Audio Gnd
- 5 → Blue Gnd
- 6 → Audio Left / Mono In
- $7 \rightarrow Blue$
- 8 → Control Voltage
- 9 → Green Gnd
- 10 → Comms Data 2

- 11 → Green
- 12 → Comms Data 1
- 13 → Red Gnd
- 14 → Comms Data Gnd
- 15 → Red
- 16 → Fast Blanking
- 17 → Video Gnd
- 18 → Fast Blanking Gnd
- 19 → Composite Video In
- 20 → Composite Video Out
- 21 → Shield

Some cheaper SCART cables use unshielded wires, which is just about acceptable for short cable lengths. For longer lengths, shielded co-ax cable become essential.

#### **Scart Signals:**

#### Audio signals

0.5V RMS, <1K output impedance, >10K input impedance.

#### Red, Green, Blue

0.7Vpp  $\pm 2\text{dB}$ , 75R input and output impedance. Note that the Red connection (pin 20) can alternatively carry the S-VHS Chrominance signal, which is 0.3V.

#### Composite Video / CSync

1Vpp including sync,  $\pm 2dB$ , 75R input and output impedance.Bandwidth = 25Hz to 4.8MHz for normal TV Video de-emphasis to CCIR 405.1 (625-line TV)

#### **Fast Blanking**

75R input and output impedance. This control voltage allows devices to over-ride the composite video input with RGB inputs, for example when inserting closed caption text. It is called fast because this can be done at the same speeds as other video signals, which is why it requires the same 75R impedances.

**0 to 0.4V**: TV is driven by the composite video input signal (pin 19). Left unconnected, it is pulled to 0V by its 75R termination.

**1V to 3V**: the TV is driven by the signals Red, Green, Blue and composite sync. The latter is sent to the TV on pin 19. This signal is useful when using a TV to display the RGB output of devices such as home computers with TV-compatible frame rates. Tying the signal to 5V via 100R forms a potential divider with the 75R termination, holding the signal at around 2V. Alternatively, if a TTL level (0 to 5V) negative sync pulse is available, this will be high during the display periods, so this can drive the blanking signal via a suitable resistor.

#### **Control Voltage**

**0 to 2V** = TV, Normal. **5 to 8V** = TV wide screen **9.5 to 12V** = AV mode

#### IC500 8051 Micro Controller's Main Functions:

There are 2 main functions of the IC500 8051 micro controller; signal switching and standby controlls. IC500 communicates with ES80X6 microcontroller by using  $I^2C$  bus. (AUX0, AUX1 signals)

Multiplexer (MUX) control signals for signal switching supplied by IC500. These MUX signals are using the select signal sources and input-output signals.

MUX Control Signal list is shown in the following figure:

| [        | AV1000 MUX Table for 8051 micro controller |      |                      |                       |       |    |                    |                 |  |  |  |
|----------|--------------------------------------------|------|----------------------|-----------------------|-------|----|--------------------|-----------------|--|--|--|
|          | DVD                                        | AUX1 | AUX2 Analog<br>Audio | AUX2 Digital<br>Audio | Tuner | TV | Default<br>Standby | AUX2<br>Standby |  |  |  |
| INH_MUX1 | 0                                          | 0    | 0                    | 0                     | 0     | 1  | 1                  | 0               |  |  |  |
| INH_MUX2 | 0                                          | 0    | 0                    | 0                     | 0     | 1  | 1                  | 0               |  |  |  |
| INH_MUX3 | 0                                          | 0    | 0                    | 0                     | 0     | 0  | 1                  | 0               |  |  |  |
| INH_MUX4 | 0                                          | 0    | 0                    | 0                     | 0     | 0  | 1                  | 0               |  |  |  |
| SW_MUX1  | 1                                          | 1    | 0                    | 0                     | 1     | 1  | 1                  | 0               |  |  |  |
| SW_MUX2  | 1                                          | 1    | 0                    | 0                     | 1     | 1  | 1                  | 0               |  |  |  |
| A_MUX3   | 0                                          | 0    | 1                    | 1                     | 1     | 0  | 1                  | 0               |  |  |  |
| B_MUX3   | 0                                          | 0    | 0                    | 0                     | 1     | 1  | 1                  | 0               |  |  |  |
| A_MUX4   | 1                                          | 0    | 1                    | 1                     | 1     | 1  | 1                  | 1               |  |  |  |
| B_MUX4   | 0                                          | 0    | 0                    | 0                     | 0     | 0  | 1                  | 0               |  |  |  |
| C_MUX4   | 0                                          | 0    | 0                    | 0                     | 0     | 0  | 1                  | 0               |  |  |  |
| SW_BM1   | 0                                          | 0    | 0                    | 1                     | 0     | 0  | 1                  | 0               |  |  |  |
| SW_BM2   | 1                                          | 1    | 1                    | 1                     | 1     | 1  | 1                  | 1               |  |  |  |

#### 14. CIRCUIT DESCRIPTION

#### 14.1 POWER SUPPLY:

- Socket PL800 is the 220VAC input.
- 3.5A fuse F800 is used to protect the device against short circuit and unexpected overloads.
- Line filter and capacitors L800, C800 and C803 are used to block the parasitic coming from the mains. They also prevent the noise, produced in the circuit, from being injected to the line.
- Voltage is rectified by using diodes D805 diode bridge. Using capacitor C815 (220μf) a DC voltage is produced. (310- 320VDC).
- The current in the primary side of the transformer TR800 comes to the SMPS IC (IC800 MC44608). The SMPS IC has a eight-pin DIP-8 package and an external MOSFET with a cooler is mounted on it. It has a built-in oscillator, overcurrent and overvoltage protection circuitry and runs at 100kHz. It starts with the current from the primary side of the transformer and follows the current from the feedback winding.
- Feedback current is detected by optocoupler IC803. Depending on the control current coming from the secondary side, SMPS IC keeps the output voltage constant by controlling the duty cycle of the ~30kHz signal (PWM) at the primary side of the transformer.

- Voltages on the secondary side are as follows: +20 Volts at D811, +10 Volts at D808, +14V at D810, -22 Volts at D812, +12Vst at Q804.
- Using the output of the D808, a photo diode inside of the IC803 generates feedback signal bu using optocoupler's photo transistor. This photo transistor adjusts the control voltage at the IC800 pin3. The voltage at this pin effects the pwm output frequency on the IC800 pin5. And finally output voltages reach their correct values by this way.
- Voltage regulator IC805 (LM7805) supplies +5 Volts,

IC807 supplies +5V (off on standby mode),

IC809 supplies +3.3V (by using output of the IC807, off on standby mode),

Q804 supplies +12Vst,

IC806 supplies +12V (off on standby mode),

Q808 supplies -5V,

D812 supplies -22V.

Standby mode controlled by standby control transistors Q805, Q806, Q807. Standby control signal comes from PL805 connector and generated by 8051 micro controllers.

 –22 Volts is used to feed the VFD (Vacuum Fluorescent Display) driver IC on the front panel. Using diode R844, –22V is decreased and connected to the filament winding to produce the DC offset for the filaments.

#### **14.2 FRONT PANEL:**

- All the functions on the front panel are controlled by IC1 (ES6008/18) on the mainboard. Key scanning and IR checking operations on the standby mode are controlled by IC500.
- ES60X8 IC sends the commands to IC1 uPD16311 via socket PL1 (pins 2,3 and 4).
- There are 16 keys scanning function, 2 LED outputs, 1 Stand-by output and VFD drivers on IC2.
- Pin 52 is the oscillator pin and is connected via R5 56K.
- LED D5 is bright red in stand-by mode and soft red when the device is on.
- Vacuum fluorescent display MD1 is specially designed for AV1000.
- The scanned keys are transmitted via IC3 to IC1 on the mainboard.
- IR remote control receiver module IC2 (TSOP1836) sends the commands from the remote control directly to IC1 and IC500.
- Socket PL2 carries the VFD filament voltage and –22 Volts.

#### 14.3 I/Os and Back Panel:

 PL303 connector on the main board carries digital audio and command signals to Class-D amplifier board (DDX Board). Command signals are carried by an I<sup>2</sup>C bus and digital audio signals are carried by I<sup>2</sup>S bus interface. After processing and amplification of audio signals amplificated audio signals comes to back panel with this order(left to right): Front Left, Front Right, Rear Right, Center, Rear Left and Subwoofer.

- There are 1 DOUBLE SCART connector PL300 (Scart1 is for input on Scart mode and Scart2 is for TV output), 3 pieces RCA audio jacks (L,R, Active Subwoofer) for audio output, 3 pieces RCA A/V jacks for CVBS,L,R inputs on AV mode, 1 RCA connector for CVBS out, 1 Connector for SVHS output.
- There are two op-amp ICs IC109 and IC110 for L,R and Active Subwoofer output after DAC ICs (IC107 or IC108). IC109 generates L and R audio outputs; IC110 generates Active Subwoofer output. JK302 is the output connector for L,R and Active SW signals.
- JK306 is the CVBS, L and R input connector on the AV mode.
- Radio L,R, RCA Connector L,R, Scart connector input L,R, TV scart L,R input (TV mode, for future use) are selected as analog audio source of the system by IC402 MUX IC. This selected analog audio source comes to the IC412 (LM833 op-amp IC) for amplification. By using ADC IC407 (CS5333) L and R signals becomes digital audio signal and comes to ES60X8 for audio proccessing operations.

#### 14.4 DDX Board (Class-D Amplifier):

- Chipset: 2xDDX-4100 + 3x DDX-2060
- Architecture : Full-Bridge x 6
- Power Supply: + 20V unipolar supply @ 6A max., + 3.3V @ 0.1A typ.
- Audio Input Interface: Serial I2S
- Control Interface: I2C
- Power Interface: + 20V @ 6A Max., + 3.3V@ 0.1A Typ
- Output Interface: Speaker Level
- Speakers: 8 Ohm Satellites + 4 Ohm Subwoofer
- Output Power: 5 x 15 W + 25 W
- DDX Audio process ICs are U1 and U2 (DDX-4100A).
- U1 and U2 ICs on the DDX board have digital audio input with I<sup>2</sup>S bus.
- I<sup>2</sup>S signals are SDI\_1, SDI\_2, SDI\_3 serial data lines U1,U2 pin1,pin2, LRCK Left-Right clock signal U1,U2 pin3, SCK serial clock signal U1, U2 pin4.
- For mute function U1 and U2 ICs uses EAPD (pin35, External Amplifier Powerdown) signal. This signal comes to the power output ICs U3, U4 and U5 (DDX-2060 ICs Pin25) as power down signal.





LAB[0] IC201 IC200 LAB[0-21] LAB[16] DB[15] VCC33 LAB[ 15] VDDQ1 VSSQ4 LAB[14] VSS2 DB[14] LAB[13] DB[13] DQ15\_A\_1 LDB[ 15] DQ13 50 LAB[12] LDB[7] DQ7 44 VDDQ4 LAB[11] LDB[14] DQ14 43 DQ12 LAB[10] LDB[6] DQ6 42 DB[11] DQ11 VCC33 LAB[9] LDB[13] DQ13 41 VSSQ3 LAB[20] LDB[5] DB[10] DQ5 40 DQ10 DQ12 LDB[4] L202 MMZ2012Y152B VDDQ3 43 PO\_RESET -M29W160B LDB[11] DQ11 LDB[3] MT48LC4M16A2 DQ3 35 LDB[10] -15 RB DQ10 34 LAB[19] LDB[2] LAB[18] LDB[9] LAB[8] LDB[1] LAB[7] LDB[8] DMA [ 11 ] LAB[6] LDB[0] DMA[9] LAB[5] DMA[8] LAB[4] VSS1 27 DMA[7] LAB[3] DMA[1] DMA[6] LAB[2] DMA[2] DMA[5] LAB[1] AV1000 FLASH & SDRAM Sheet

3 of 6























| Title     | 5.1 CHANNEL AMPLIFIER SCH       | EMATICS |   |    |   |          |
|-----------|---------------------------------|---------|---|----|---|----------|
| Size<br>B | Document Number<br>150-0000-001 |         |   |    |   | Rev<br>A |
| Date:     | Sunday, March 03, 2002          | Sheet   | 1 | of | 8 |          |





| Title     | 5.1 CHANNEL SCHEMATIC INPU      | T CONNEC | TOR |    |   |          |
|-----------|---------------------------------|----------|-----|----|---|----------|
| Size<br>A | Document Number<br>150-0000-001 |          |     |    |   | Rev<br>A |
| Date:     | Thursday, February 14, 2002     | Sheet    | 2   | of | 8 |          |



| Title     | 5.1 CHANNEL SCHEMATIC FRONT, CEN | TER, SUB | PROCESSING | 3 |
|-----------|----------------------------------|----------|------------|---|
| Size<br>B | Document Number<br>150-0000-001  |          | Rev<br>A   |   |
| Date:     | Friday, February 15, 2002 heet   | 3        | of 8       |   |



| Title     | 5.1 CHANNEL SCHEMATIC REAR CHANNEL PROCESSING |
|-----------|-----------------------------------------------|
| Size<br>B | Document Number                               |
| Date:     | Thursday, February 14, 2002 Sheet 4 of 8      |



| "itle     | 5.1 CHANNEL SCHEWATIC CENTER, LF CHA | NNELSAMPLIFIER |  |
|-----------|--------------------------------------|----------------|--|
| Size<br>B | Document Number<br>150-0000-001      | Rev<br>A       |  |
| Date:     | Monday, Febru <b>Sityetat</b> , 2002 | 5 of 8         |  |







| Title     | 5.1 CHANNEL SCHEMATIC RIGHT, LFE  | CHANI | NEL AI   | MPLI | FIE | RS |
|-----------|-----------------------------------|-------|----------|------|-----|----|
| Size<br>B | Document Number<br>150-0000-001   |       | Rev<br>A |      |     |    |
| Date:     | Monday, Fe <b>Shæety</b> 18, 2002 | 7     | of       | 8    |     |    |



| Title     | 5.1 CHANNEL SCHEMATIC OUTPUT CONNECTOR |          |
|-----------|----------------------------------------|----------|
| Size<br>A | Document Number<br>150-0000-001        | Rev<br>A |
| Date:     | Friday, February 15, 2002 Sheet 8 of 8 |          |

SILKSCREEN TOP
SOLDERMASK TOP





66 68 68 520 519 68 518 518 518 518 518 S10/KS IC1 PD16311 1 2 3 4 10x R6 2k2 R7 2k2 L= STBY H= POWER ON

1

6













## THE UPDATED PARTS LIST FOR THIS MODEL IS AVAILABLE ON ESTA

## HITACHI

Hitachi, Ltd. Tokyo, Japan International Sales Division

## THE HITACHI ATAGO BUILDING,

No. 15-12 Nishi Shinbashi, 2 - Chome, Minato - Ku, Tokyo 105-8430, Japan. Tel: 03 35022111

HITACHI EUROPE LTD,

Whitebrook Park Lower Cookham Road

Maidenhead Berkshire SL6 8YA

**UNITED KINGDOM** 

Tel: 01628 643000 Fax: 01628 643400

Email: consumer-service@hitachi-eu.com

HITACHI EUROPE GmbH

Munich Office Dornacher Strasse 3

D-85622 Feldkirchen bei München

**GERMANY** 

Tel: +49-89-991 80-0 Fax: +49-89-991 80-224

Hotline: +49-180-551 25 51 (12ct/min) Email: HSE-DUS.service@hitachi-eu.com

HITACHI EUROPE srl

Via Tommaso Gulli N.39, 20147

Milano, Italia **ITALY** 

Tel: +39 02 487861

Tel: +39 02 38073415 Servizio Clienti

Fax: +39 02 48786381/2

Email: customerservice.italy@hitachi-eu.com

HITACHI EUROPE S.A.S

Lyon Office

B.P. 45, 69671 BRON CEDEX

**FRANCE** 

Tel: 04 72 14 29 70 Fax: 04 72 14 29 99

Email: france.consommateur@hitachi-eu.com

**HITACH EUROPE AB** 

Egebækgård Egebækvej 98 DK-2850 Nærum **DENMARK** Tel: +45 43 43 6050

Fax: +45 43 60 51

Email: csgnor@hitachi-eu.com

Hitachi Europe Ltd

Bergensesteenweg 421 1600 Sint-Pieters-Leeuw

**BELGIUM** 

Tel: +32 2 363 99 01 Fax: +32 2 363 99 00

Email: sofie.van.bom@hitachi-eu.com

HITACHI EUROPE S.A.

364 Kifissias Ave. & 1, Delfon Str.

152 33 Chalandri

Athens **GREECE** 

Tel: 1-6837200 Fax: 1-6835964

Email: service.hellas@hitachi-eu.com

HITACHI EUROPE S.A.

Gran Via Carlos III, 101-1

08028 Barcelona

**SPAIN** 

Tel: 93 409 2550 Fax: 93 491 3513

Email: atencion.cliente@hitachi-eu.com

HITACHI HOME ELECTRONICS (NORDIC) AB

Box 77 S-164 94 Kista

**SWEDEN** 

Tel: +46 (0) 8 562 711 00 Fax: +46 (0) 8 562 711 13

Email: csgswe@hitachi-eu.com

HITACHI EUROPE LTD (Norway) AB

STRANDVEIEN 18 1366 Lysaker **NORWAY** Tel: 67 5190 30

Fax: 67 5190 32 Email: csgnor@hitachi-eu.com

**HITACHI EUROPE AB** 

Neopoli / Niemenkatu 73

FIN-15140 Lahti **FINLAND** 

Tel: +358 3 8858 271

Fax: +358 3 8858 272

Email: csgnor@hitachi-eu.com

**HITACHI EUROPE LTD** 

Na Sychrove 975/8

101 27 Praha 10 - Bohdalec

**CZECH REPUBLIC** 

Tel: +420 267 212 383 Fax: +420 267 212 385

Email: csgnor@hitachi-eu.com

www.hitachidigitalmedia.com