# DP-3010 SERVICE MANUAL # KENWOOD © 1989-6 PRINTED IN JAPAN B51-3807-00(B) 3132 J: Japan made S: Singapore made In complicance with Federal Regulations, following are reproductions of labels on, or inside the product relating to laser product safety. KENWOOD-Corp. certifies this equipment conforms to DHHS Regulations No. 21 CFR 1040. 10, Chapter 1, Subchapter J. DANGER: Laser radiation when open and interlock defeated. AVOID DIRECT EXPOSURE TO BEAM. #### Caution: The Mechanism ass'y used with the DP-3010 varies in two types depending on the manufacturing location. (Japan, Singapore) \* Refer to parts list on page 114. # DP-3010 # **CONTENTS** | CONTROL AND INDICATORS | | |----------------------------------|-----| | DISASSEMBLY FOR REPAIR | . 4 | | BLOCK DIAGRAM | 11 | | CIRCUIT DESCRIPTION | | | 1. Component Function | 12 | | 2. Set Mode Flow Chart | 14 | | 3. Test Mode | 15 | | 4. Microprocessor | | | (μPD 75212ACW-099) | 17 | | 5. RF, Servo IC (TA810 IN) | 19 | | 6. Digital Signal Processing LSI | | | (TC9200BF) | 32 | | 7. Servo Processor (TC9201BF) | 44 | | 8. Digital Filter (PD0036) | 86 | | 9. D/A Converter (PCM56 P-L-1) | 89 | | | | | MECHANISM DESCRIPTION 9 | 0 | |--------------------------------|---| | ADJUSTMENT9 | 5 | | REGLAGE 9 | | | ABGLEICH 9 | 7 | | PC BOARD (Component Side View) | | | PC BOARD (Foil Side View) 10 | 4 | | SCHEMATIC DIAGRAM 10 | 7 | | EXPLODED VIEW (MECHANISM) | 1 | | EXPLODED VIEW (UNIT) 11 | 3 | | PARTS LIST 11 | 4 | | SPECIFICATIONS BACK COVE | R | | | | ## Caution: The Mechanism ass'y used with the DP-3010 varies in two types depending on the manufacturing location. (Japan, Singapore) # **CONTROLS AND INDICATORS** #### 1. Removing the Control Unit - Remove the case beforehand. There is no need to remove the stand-offs or holder. - 1) Remove the tray panel by sliding it upward 1 - 2) Push tray in the direction of 2 - 3) Remove the three screws 3, unlatch the four hooks and remove the front panel 6. 4) Remove the two screws **3** and the headphone board screw **7** to remove the sub-panel **3**. **DISASSEMBLY FOR REPAIR** 5) Remove the three screws $\ensuremath{\mathbf{9}}$ , unlatch the seven hooks $\ensuremath{\mathbf{0}}$ and remove the control unit $\ensuremath{\mathbf{0}}$ . #### 2. Removing the Tray - 1) First open the tray and switch power off. - Slowly push the tray inwards 1: There will be a point where the gear will be at a point where it will be free 2. - 3) Push the tray toward yourself while bushing outward from the back 3. 4) Unlatch the two stopper hooks 4 JAPAN MADE # DISASSEMBLY FOR REPAIR JAPAN MADE 5) When removing the tray, the stopper hooks will latch onto the sub-unit. Remove to tilting the tray upward as in §. # 2-1. When there is no power, or the tray does not come out even if OPEN is pressed. - 1) Insert a screw driver through the slit in the bottom plate and push the lever forward 1. - 2) The tray will move forward a little and the gear will be freed so the tray can be pulled but **2**. #### 3. Replacing the tray - 1) Move the gear into the same position as A - 2) Push the tray in on the guides an both sides of the slot. - 3) Turn on the power and switch 'AD Assy to UP. - 4) Push the tray OPEN/CLOSE KEY to confirm normal movement. # DISASSEMBLY FOR REPAIR JAPAN MADE #### 4. Removing the Pick-up - \* Remove tray beforehand. - Remove the two screws and take off the metal clamp - 2) Remove the gear after taking off the ring stopper 2. - 3) Romove the two clamps 3. - 4) Remove the Pick-up as shown in the diagram 4. #### Note 1) Replacement of the Pick-up - Make sure that clamp and the guide of the Pick-up meet A. - Keep the two cords coming out of the Pick-up as far away from eachother as possible B. #### Note 2) When changing the Pick-up To protect the Laser Diode (LD) of the service part Pick-up (J91-0385-08), the LD shortland C is shorted with solder. When changing this part, remove the solder only after the connector has been connected. # DISASSEMBLY FOR REPAIR SINGAPORE MADE #### 1. Removing and Installing the Tray #### 1-1. Removing the Tray - \* Open the disc tray and turn the power OFF. - Push the tray gradually into the unit (1) by your hand. In this condition, the gear will be released (2). - 2. Push the rear end of the tray toward the front to remove the tray until it stops (3). - 3. Remove the two screws (4) of the tray stopper. - 4. Draw out the tray ( 6). **Note**: When the power can not be turned ON, or when the tray can not be opened by pressing the OPEN key: - 1) Rotate the control cam by a screwdriver, etc. set into the hole on the bottom plate of the unit as shown (1). - 2) When the tray is comes out slightly, the gear is released. Then take out the tray toward the front (2). # DISASSEMBLY FOR REPAIR SINGAPORE MADE #### 1-2. Installing the Tray - 1. Set the gear to the position (A) shown in the diagram. - Insert the tray along with the guide rails on the both sides. #### 2. Installing the Loading Gear #### 2-1. Installing the Drive Gear Align the drive gear with the cutout section of the control cam to install it. # DISASSEMBLY FOR REPAIR SINGAPORE MADE #### 3. Removing the Pickup - \* Remove the tray. - Remove the two screws (1) and remove the catch of the clamper. - 2. Remove one screw and take out the gear (2). - 3. Remove the two shaft clamper (3). - 4. Remove the pickup in the direction of the arrow (4). Note 1: When installing the pickup: - Install the pickup so that the metal fittings are engaged with the guide of the pickup ( A). - O Keep the flat cable from the pickup away from the unit as far as possible (3). Note 2: When the pickup has been replaced: For the protection of the laser diode (LD), the LD short land of the pickup may be shorted. If so, after connecting the connector, unsolder the short land ( ). #### \_ # DP-3010 # **CIRCUIT DESCRIPTION** #### 1. Component Functions #### 1-1. Control Circuit Unit (X29-1990-00) | Components | Part No. | Use/Function | Operation/Condition/Interchangeability | |------------|--------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------| | IC1 | M5223P | OP AMP | Deviation Amplifier of the ALPC circuit | | Q1 | 2SC3246 | Transistor | Constant Current/Voltage Ripple Filter for +5 V of the ALPC carcuit | | Q2 | 2SC945 (A) (Q, C)<br>2SC1740S (Q, R) | Transistor | Constant Current/Voltage Deviation amplifier for +5 V of the APLC circuit | | 03 | 2SA733 (A) (Q, P)<br>2SA933S (Q, R) | Transistor | Constant Current/Voltage Ripple Filter for —5 V of the APLC circuit | | Q4 | 2SA733 (A) (Q, P)<br>2SA933S (Q, R) | Transistor | ON/OFF Control Switch of the Laser of the APLC circuit (When LDON is "L" then OFF, and when "H" then ON.) | | Q5 | 2SA733 (A) (Q, P)<br>2SA933S (Q, R) | Transistor | Laser drive transistor of the APLC circuit | #### 1-2. CD Player Unit (X32-1400-10) | Components | Part No. | Use/Function | Operation/Condition/Interchangeability | | | | |------------|--------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | IC1 | TA8101N | RF Servo IC | Producing of and Data Slicing of the Focus Area AMP, Tracking Area AMP, and RF Sub-beam Signal AMP for the EFMI Summing Signal | | | | | IC2 | NJM2058D | OP AMP | OP AMP for (1/4) VREF<br>(2/4) Focus Coil Drive<br>(3/4) Tracking Coil Drive<br>(4/4) Feed Motor Drive | | | | | IC3 | TC9201BF | Servoprocessor | CLV Control of the Feed Servo, Search Control and Disc Motor | | | | | IC4 | TC9200BF | LSI Digital<br>Signal Processor | LSI for Synchronizing Isolation, EFM Signal Demodulator, Error Detector, Correction Processor | | | | | IC5 | LC35188SL-15 | S-RAM | 16K RAM for Signal Processing ~ | | | | | IC6 | NJM4558D | OP AMP | (1/2) Tracking Coil Drive<br>(2/2) Disc Motor Drive | | | | | IC7 | NJN4558D | OP AMP | (1/2) Tracking Coil Drive<br>(2/2) Feed Motor Drive | | | | | IC8 | NJM4558D | OP AMP | (1/2) Tray Motor Drive<br>(2/2) OP AMP for Producing the Reset Signal | | | | | IC9 | TC74HCO2AP | NOR GATE | (1/4) Inverter for the LRCK Signal<br>(2/4) Inverter for 16 9344 MHz<br>(3/4) Inverter for Bit Clock<br>(4/4) Inverter for Bit Clock | | | | | IC10 | PD0036 | Digital Filter | Eight Times Over Sampling Digital Filter | | | | | IC11 | TC74HC74AP | FLIP/FLOP | D FLIP/FLOP for the LRCK Latch | | | | | IC12 | NJM4558D | OP AMP | (1/2) OP AMP for -5 V<br>(2/2) OP AMP for +5 V | | | | # **CIRCUIT DESCRIPTION** | Components | Part No. | Use/Function | Operation/Condition/Interchangeability | | | |------------|-------------------|-----------------|---------------------------------------------------------------|--|--| | IC13, 14 | PCM56P-L-1 | D. A. Converter | 16 bit D/A Converter | | | | IC15. 16 | NJM4565D | OP AMP | Seventh LPF AMP | | | | IC17 | μPD75212ACW-099 | Microprocessor | Control of Display, Input processing of each KEY and Servo IC | | | | IC18 | M5218P | OP AMP | OP AMP for headphones | | | | Q1 | DTA124EN | Digital | Inverting Circuit to drive Q2 | | | | Q2 | DTC124EN | Transistor | Switch to stop control of the Data Slice Level during STOP. | | | | Q4 | 2SC3940A | Transistor | · F O. ID | | | | <b>Q</b> 5 | 2SB772 (Q, P) | ransistor | Focus Coil Drive | | | | Q6 | STA341M | Driver | Driver for Feed, Tray and Tracking Control | | | | Q7 | 2SC3940A | Transistor | . D M D | | | | Q8 | 2SA1534A | ransistor | Disc Motor Drive | | | | Q9 · | DTC124EN | Digital | For Transistor Reset | | | | 010 | DTA124EN | Transistor | ON/OFF Switch for De-emphasis | | | | Q11 | 2SD1944 | Ripple Filter | Ripple Filter to stablize the +5 V power | | | | 012 | 2SA954 (L, M) | Ripple Filter | Ripple Filter to stablize the 5 V power | | | | Q13 | 2SA954 (L. M) | Ripple Filter | Wide use supply voltage control (-30 V) | | | | 014 | 2SK246 (Y, GR) | FET | FET for +6 V | | | | Q15 | 2SA954 (L, M) | Ripple Filter | Ripple Filter to stablize the +6 V power | | | | Q16 | 2SC2003 (L. M) | Ripple Filter | Ripple Filter to stablize the —6 V power | | | | Q17 | 2SC945 (A) (Q, P) | Switch | Muting switch | | | | Q18 | 2SC945 (A) (Q, P) | Switch | De-emphasis switch | | | | Q19.20 | 2SC2878 (B) | Switch | De-emphasis switch | | | | Q21, 22 | 2SC2878 (B) | Switch | Muting switch | | | #### 2. Set Mode Flow Chart #### 2-1. Flow Chart after POWER ON # **CIRCUIT DESCRIPTION** #### 3. Test Mode #### 3-1. Selection of Test Mode Different from normal microprocessors, when in Set Mode (normal conditions) it is possible to set the IC so that it is in Test Mode all the time. This is done by shorting the Test Pin (this will only work when there is a Disc loaded). Also, even if the Test Pin is shorted during POWER ON, the microprocessor will be in Testing Mode as usual. #### 3-2. Enable Keys and Functions in Test Mode | No. | Key name | ! | | | | Fund | ction | | TRACK NO. display | | |-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------|--------|------|-------|--|------------------------|--| | 1 | PLAY | 1 Facus servo.<br>2 Tracking ser<br>3 Feed servo. | vo | Display for several seconds after completing 1, 2, 3 | | | | | | | | | | 1 Facus servo | | | | | | | Display disc TRACK No. | | | 2 | CHECK | 2 Tracking ser<br>3 Feed servo | | | | | | | ij J | | | 3 | CLEAR | Focus servo Tracking ser Feed servo. | vo | | | . 0 | N | | <i>[]</i> 4 | | | 4 | STOP | Feeus servo Tracking ser Feed servo. | vo | D / | | | | | | | | 5 | REPEAT | 1 Tray open<br>2 Laser<br>The REPEAT fu<br>Disp ay TRACK | nction v | 02 | | | | | | | | 6 | <b>*</b> | During STOP, t<br>When feed sen | | | | | | | | | | 7 | * | During STOP, t<br>When feed sen | | | | | | | | | | 8 | <b>&gt;&gt;</b> | Ali F_ display li | t | | | | | | | | | 9 | 44 | Air F_ Jispiay OFF | | | | | | | | | | | | Will ump only the following tracks | | | | | · | | | | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 1 | 2 | 3 | 4 | 5 | | | | | : | | Number of tracks | 1 | 4 | 16 | 32 | 1000 | | | | | 10 | 10 KEY (0 - 9) | Direction | | - | Outwar | d | | | 1 | | | | | Key | 6 | 7 | 8 | 9 | 0 | | | | | | | Number of<br>tracks | 1 | 4 | 16 | 32 | 1000 | | | | | | | Direction | | | Inward | | | | | | | 11 | OPEN/CLOSE P. MODE | If tray is closed after open, TRACK NO. 2, 6, 7, 8, 10, 13, 22 will be programmed and the test mode will be cancelled. TRACK NO. 2, 6, 7, 8, 10, 13, 22 will be programmed and the test mode will be cancelled. | | | | | | | | | Note: While in test mode, since tact key and the printed circuit board are being tested, the TRACK NO. will not be displayed. # **CIRCUIT DESCRIPTION** 4. Microprocessor μPD75212ACW-099 (X32-1400-10:IC17) #### 4-2. Block Diagram # CIRCUIT DESCRIPTION #### 4-3. Port Function Description | Pin No. | Port name | 1/0 | Function name | Operation | | |---------|-----------|-----|---------------|-------------------------------------------------------------|--| | 1~2 | \$3~\$0 | 0 | d~a | FL Segment Control Pin (used together with KEY SCAN SIGNAL) | | | 5 | P00/INT4 | 1 | NC | No Connection | | | 6 | P01/SCK | 1 | NC | No Connection | | | 7 | P02/SO | ı | NC | No Connection | | | 8 | P03/SI | 1 | NC | No Connection | | | 9 | P10/INT0 | 1 | RCI | Remote Control Input Pin | | | 10 | P11/INT1 | 1 | NC | No Connection | | | 11 | P12/INT2 | 1 | TEST | Test Mode Input Pin ("H" Active) | | | 12 | P13/TIO | - 1 | NC | No Connection | | | 13 | P20 | 0 | RMUTE | Analog Mute Control Pin ("L" Active) | | | 14 | P21 | T - | NC | No Connection | | | 15 | P22 | 0 | DACO | TC9201BF DA/CO Control Pin | | | 16 | P23 | 0 | BUCK | TC9201BF BUCK Control Pin | | | 17 | P30 | T - | NC | No Connection | | | 18 | P31 | 1 | SLTSW | Sled Limit Switch ("L" most inward) | | | 19 | P32 | ı | OPNSW | Tray OPEN Switch (when OPEN: "L") | | | 20 | P33 | 1 | CLSSW | Tray CLOSE Switch (when CLOSE: "L") | | | 21 | P60 | 1/0 | BUSY | Serial BUSY Signal Input Pin | | | 22 | P61 | 1/0 | SDATA | Serial DATA-Signal Input Pin | | | 23 | P62 | 0 | CLSM | Tray Motor CLOSE Pin | | | 24 | P63 | 0 | OPNM | Tray Motor OPEN Pin | | | 25~28 | P40~P43 | 1/0 | BUSO~BUS3 | TC9201BF DATA Input Pin ~ | | | 29 | PPO | - | NC | No Connection | | | 30 | X1 | 1 | X1 | System Clock Input Terminal | | | 31 | X2 | - | X2 | System Clock Input Terminal | | | 32 | Vss | - | Vss | GND | | | 33. 34 | XT1, XT2 | T - | NC | No Connection | | | 35~38 | P50~P53 | ī | KD0~KD2 | KEY RETURN for KEY MATRIX Input Pin | | | 39 | RESET | 1 | RESET | RESET Input Pin ("L" Active) | | | 40~48 | T0~T8 | 0 | G9~G1 | FL DIGIT Control Pin | | | 49 | T9 | T - | NC | No Connection | | | 50~53 | PH3~PH0 | - | NC | No Connection | | | 54, 55 | \$11.\$10 | 0 | 1, k | FL Segment Control Pin | | | 56 | VLOAD | 1 | VLOAD | Negative Voltage for FL Drive (-29 V) | | | 57 | VPRE | 1 | VPRE | FL Predriver voltage | | | 58~63 | S9~S4 | 0 | j~e | FL Segment Control Pin (used together with KEY SCAN SIGNAL) | | | 64 | ccV | 1 - | VDD | Power (+5 V) | | #### 5. RF, Servo IC TA8101N (X32-1400-10:IC1) The TA8101N IC was developed for the Focus Tracking Servo CD Player Pick-up Three-Beam Method. When used with the Servoprocessor TC9201BF, with the use of very few external components, a Servo system can be constructed to process the Servosignals. - Being able to produce the Focus Error, Tracking Error, EFMI RF and Sub-beam Signals internally very few external components are needed. - In the exchange of data with the Servoprocessor TC9201BF, it is to achieve smooth Focus and Tracking Servo control with the Pick-up. - There is an internal Data Slice Circuit Note: In the operation diagram, the C and R numbers differ from those actually used in the circuit. #### 5-1. Block Diagram #### 5-2. Pin Connections | Pin No. | Port name | 1/0 | Operation | | | | | |---------|------------|-----|-------------------------------------------------------------------|--|--|--|--| | 1,2 | FS1, FS2 | 1 | MAIN BEAM (I-V) CONVERTER INPUT PIN | | | | | | 3 | VAEF | 0 | REFERENCE VOLTAGE SUPPLY OUTPUT PIN (+2.2 V) | | | | | | 4 | TS1 | ı | SUB-BEAM (I – V) CONVERTER INPUT PIN | | | | | | 5, 6 | TS1F, TS2F | 0 | SUB-BEAM (I-V) CONVERTER OUTPUT PIN | | | | | | 7 | TS2 | 1 | SUB-BEAM (I-V) CONVERTER INPUT PIN | | | | | | 8 | Vcc | - | POWER (+5 V) | | | | | | 9 | RFN | 1 | RF AMP ANTI-PHASE INPUT PIN | | | | | | 10 | RFO | 0 | RF AMP OUTPUT PIN | | | | | | 11 | RFI | 1 | RF SIGNAL INPUT PIN | | | | | | 12 | SLP | 1 | POSITIVE PHASE SLICE LEVEL CONTROL AMP PIN | | | | | | 13 | SLN | 1 | ANTI-PHASE SLICE LEVEL CONTROL AMP PIN | | | | | | 14 | GND | - | GND PIN | | | | | | 15 | EFMO | 0 | EFM SIGNAL DATA SLICE OUPUT PIN. OPEN COLLECTOR OUTPUT | | | | | | 16 | ŽCL2 | 1 | POSITIVE PHASE STATUS COMPARATOR INPUT PIN | | | | | | 17 | ZC2 | 0 | STATUS COMPARATOR OUTPUT PIN, OPEN COLLECTOR OUTPUT | | | | | | 18 | ZCL1 | 1 | POSITIVE PHASE STATUS COMPARATOR INPUT PIN | | | | | | 19 | ZC1 | 0 | STATUS COMPARATOR OUTPUT PIN, OPEN COLLECTOR OUTPUT | | | | | | 20 | SEL | I | ANALOG SWITCH CONTROL SIGNAL INPUT PIN | | | | | | 21 | TSN | T | ANTI-PHASE TRACKING SERVO AMP INPUT PIN | | | | | | 22 | TSO | 0 | TRACKING SERVO AMP OUTPUT PIN | | | | | | 23 | FSO | 0 | FOCUS SERVO AMP OUTPUT PIN | | | | | | 24 | FSN | ı | ANTI-PHASE FOCUS SERVO AMP INPUT PIN | | | | | | 25 | COSC | 0 | CONDENSOR CONNECTION FOR THE PRODUCING OF THE FOCUS SEARCH SIGNAL | | | | | | 26 | OSCI | - 1 | INTERNAL VOLTAGE SUPPLY CONTROL PIN | | | | | | 27 | FEI | ı | FOCUS ERROP SIGNAL INPUT PIN | | | | | | 28 | FEO | 0 | FOCUS ERROR AMP OUTPUT PIN | | | | | | 29 | FEN | I | ANTI-PHASE FOCUS ERROR AMP INPUT PIN | | | | | | 30 | FEP | 1 | POSITIVE PHASE FOCUS ERROR AMP INPUT PIN | | | | | # CIRCUIT DESCRIPTION #### 5-3. OUTLINE The Focus Tracking Servo IC for the Pick-up AMP in the Three-Beam Method, TN8101N, is used with the Servoprocessor TC9201BF. Also, the TA8101N consists of an RF AMP, Focus AMP, Tracking Error AMP, Focus Error Output AMP (Focus Servo), Tracking Error Output AMP (Tracking Servo), Data Slicer and Status Comparator. The following will explain the operation of these. Diagram 5-1 shows a simple explanation of the System Mode Division in that the whole stream of the MPU processing of each operation can be seen. #### CPU PROCESSING DURING POWER ON System mode details are in reference to TC9201BF technical information | SEL<br>Element input | System mode | Status com | parator data | D. 4-11- | |----------------------|--------------------------|------------|--------------|--------------------------------------------------------| | | | ZC1 side | ZC2 side | Details | | ш | Focus gain adjustment | FEI | SBAD | Correction of pick-up dispersion in the focus servo | | " | Focus search | FCI | | Focus servo ON at cross over point | | L | Tracking gain adjustment | | RFRP | Correction of pick-up dispersion in the tracking servo | | HiZ | Nonplay, normal play | TSO | SBAD | Play (detection of scratches and shocks) | | L | Special play | 130 | RERP | Refer to TC9201BF technical information | | L | Tracking search | | HEHP | Song beginning, fast forward, rewind | FEI focus error signal, SBAD: sub-beam summing signal TSO tracking error signal, RERP: RF ripple signal. Diagram 5-1 System Mode Division #### 5-4. Operation Information #### • RF AMP The 1/4 pin photodiode output for the Main Beam Detection of the Pick-up Three-Beam Optical Method is shown in Diagram 5-1. Pins FS1 and FS2 of TA8101N are directly connected to the above output so that (B+D) and (A+C) signals are input here. The (B+D) and (A+C) signals are converted from current to voltage in Converter 1a and 1b (I-V). The summed signal (A+B+C+D) passes through the RF AMP and is output from the RFO pin. Since the pin photodiode is an equalized constant voltage supply, the curcuit is designed so that the insertion loss of the gain to the RFO output will be typically 81 k $\Omega$ (R2, C1 excluded) when the external feedback resister (VR1+R1) of the RF AMP is 27 k $\Omega$ . The insertion loss for FS1 or FS2 to RFO is calculated as follows: $$RT(RF) = 3RNF1 = 3 \times 27 k\Omega = 81 k\Omega$$ Diagram 5-1 RF AMP Construction # **CIRCUIT DESCRIPTION** #### Focus Error AMP The signal difference $\{(A+C) - (B+D)\}$ between Converter 1a (I-V) and Converter 1b (I-V) is output from the FEO pin after passing through the Focus Error AMP. The circuit is designed so that the gain from the Converter (I—V) to FEO will have a typical insertion loss of 123 k $\Omega$ (external resistance is RNF2 = VR2 = VR3 = VR4 = 82 k $\Omega$ ) The output from the FEI attenuator is adjusted for focus gain in TC9201BF. From the two analog switches, FEL1 and FEL2, it is attenuated to about 0.8 Vp-p, the Pick-up dispersion is corrected and then it is input to the Focus Servo AMP. VR2 is used as the balancer for the Focus Error Signal where the offset is adjusted. The insertion loss for FS1 or FS2 to FEO is calculated as follows: RT (FE) = 1.5 RNF2 = $$1.5 \times 82 \text{ k}\Omega = 123 \text{ k}\Omega$$ Diagram 5-2 Focus Error AMP Construction #### Setting of R5 ~ R8 for Focus Gain Adjustment The following simply explains the operations for Focus Gain Adjustment and the method for setting R5 $\sim$ R8. - 1) Focus Gain Adjustment - As soon as Focus Gain Adjustment is started, FEL1 and FEL2 of TC9201BF become VREF. - During Focus Gain Adjustment the internal Focus Error Signal of TC9201BF is in Peak Data Hold Mode. The Peak Data achieved is set to the internal resister. - As soon as Focus Gain Adjustment is complete, the Peak Data achieved in TC9201BF is decoded. FEL1 and FEL2 are then set to either one of the conditions shown in Diagram 5-4. (Refer to TC9201BF Technical Information for details) #### 2) Setting Method of R5 ~ R8 - The peak values of the Focus Error Signal within the Pick-up dispersion during VREF, the compared range of R5 ~ R8 of pins FEL1 and FEL2 are set as shown in Diagram 5-4 (R6 is self setting). - Each Focus Error Signal within the range is set with R6 ~ R8 to about 0.4 Vp-o (about 0.8 Vp-p) peak value at the FEI pin (Only R6 > R7). The attenuate amount of the Attenuator in Diagram 5-3 is as follows. $$K_F = \frac{V_{EF1}}{V_{EF0}} = \frac{1}{1 + \frac{R5}{R6} + \frac{R5}{R7} + \frac{R5}{R8}}$$ Note: The peak value of the Focus Error Signal of the FEO pin is set so that the previous stage gain is more than 0.4 Vp-c within the Pick-up dispersion range. Diagram 5-3 Focus Gain Adjustment Construction FEI Peak Value (Vp-o) | | T | ) (X VREF) | |------|------|------------| | FEL1 | FEL2 | 0.25 | | VREF | VREF | 0.156 | | Hi Z | VREF | 0.125 | | VREF | Hi Z | 0.0937 | | Hi Z | Hì Ż | 0.0937 | Diagram 5-4 Pin FEL1 and FEL2 Conditions # CIRCUIT DESCRIPTION #### Tracking Error AMP As shown in Diagram 5-5, the Pin Photodiode output for the detected Pick-up Sub-beam of the Three-Beam Optical Method are connected directly to the TS1 and TS2 pins where the F and E signals are input. After being converted from Current to Voltage in Converter 2a and 2b (I-V), the difference of F and E signals (F-E) is passed through the TE AMP to be supplied to the inner circuit. The VR3 of Converter 2b (I-V) is used as the Tracking Error Signal balancer. The insertion loss from TS1 or TS2 to TEO is calculated as follows: RT(TE) = 2RNE3(RNE3 = R9 = VR3 + R10) #### Focus Error Output AMP Diagram 5-6 is constructed of the Triangle Tooth Wave Producing Circuit, the FSO AMP used as the phase compensator for Focus signals and the control circuit that switches the Focus Servo Signal and the Focus Search Signal. The modes of the switch positions are as shown in Diagram 5-2 where the FSO AMP is used as an Inverting AMP during Focus Search and as an Non-inverting AMP during Normal Play. DP-3010 DP-3 # **CIRCUIT DESCRIPTION** # **CIRCUIT DESCRIPTION** #### Diagram 5-7 shows the timing of each part. | SEL | SW1 | SW2 | System Mode | |-----|------|-----|--------------| | Н | VREF | ON | Socus Search | | HiZ | FEI | OFF | Normal Play | | L | FEI | OFF | Search | Diagram 5-2 Switch Position # Diagram 5-7 Each Timing of the Focus Servo Signals A simple explaination of each part is as follows. #### 1) Triangle Wave Emitting Circuit The Triangle Wave is emitted in the Oscillator Circuit (Cosc) into charge and discharge which is then adjusted in Rosi. From this the reference is set by Cosc and Rosi during Focus Search. ROSC is to keep the reference point stable during Focus Search Start where it is the discharge resistor for Cosc. Each current Vosc can be calculated as follows: $$ICSI = \frac{VCC}{2 \cdot RCSI + 10 \times 10^3}, IOSC = \frac{1}{4} \cdot ICSI$$ $$Vosc = Iosc \cdot \frac{Rosc}{1 + \omega Cosc \cdot Rosc}$$ Furthermore, during Focus Search, the VOSC Focus Lense should be set at a level where there is ample space to move vertically. #### 2) FSO AMP Set the Focus Actuator Gain Characteristics, the Gain together with the Phase Characteristics and the Gain Compensation Reference. #### 3) Control Circuit This circuit switches the input to the Focus Error Output AMP between Focus Servo and Focus Search signals. The Switch Position is set as in Diagram 5-2. The Switch Position is set with SEL and can correspond to three system modes. The Focus Search Processing Mode is done after Focus Gain Adjustment as shown in Diagram 5-1 (Page 18). FKIC signal is used during Focus Gain Adjustmeent and FCSI and FBRK signals are used during Focus Search. Normally, FKIC, FCSI and FBRK signals are HiZ. #### Tracking Error Output AMP By inputing the Tracking Error Signal just explained, the Tracking Servo Signal is emitted in reference with VREF. It is designed so that the gain upto the TSO including the TE AMP will have any insertion loss of 540 k $\Omega$ (Feedback Resistance: RNF3 = R9 = R10 + VR3 = 270 k $\Omega$ . RNF4 = R20 + R21 = 20 Kohm). (Note: RNF4 does not included R22 and R23) The level of the TSO amount is set by using the analog switches TEL1 and TEL2 of TC9201BF to do Tracking Gain Adjustment. The TSO output voltage is about 8 Vp-p at this time. Futhermore, the Pick-up Tracking Actuator Gain Characteristics and the Phase Characteristics are to be used together for each reference of the Phase Compensation Circuit. For detailed information of the operation of TESH, TEOF, TGUL, TGUH and DFCT pins, refer to the TC9201BF technical information. The insertion loss from TS1 or TS2 to TSO can be calculated as follows: $$RT(TS) = \frac{RNF3 \times RNF4}{10 \times 10^3}$$ Diagram 5-9 Tracking Error Output AMP Construction Diagram 5-8 TriangleWave Producing Circuit # Setting of R20 $\sim$ R23 for Tracking Gain Adjustment The following simply explains the operations for Tracking Gain Adjustment and the method for setting R20 $\sim$ R23. - 1) Tracking Gain Abjustment Operations - As soon as Tracking Gain Adjustment Operations are started, TEL1 and TEL2 of TC9201BF become HiZ. - During Tracking Sain Adjustment the internal Tracking Error Signal of TC9201BF is in Peak Data Hold Mode. The Peak Data achieved is set to the internal resister. - As soon as Tracking Gain Adjustment is complete, the Peak Data achieved in TC9201BF is decoded TEL1 and TEL2 are then set to either one of the conditions shown in Diagram 5-11. (Refer to TC9201BF Technical Information for deta.s) - 2) Setting Method of R20-R23 - The peak values of the Tracking Error Signal within the Pick-up dispersion during HiZ, are set to within the range of R20 ~ R23 of pins TEL1 and TEL2 as shown in Diagram 5-11. - Each Tracking Error Signal within the range is set with R22 and R23 to about 0.4 Vp-o (about 0.8 Vp-p) peak value at the TSC pin. The attentation amount of the Attenuator in Diagram 5-10 is as follows: $$KT = \frac{VTSO}{VTEO} = -\left(\frac{F20 + R2}{20 \times 10^3} + \frac{R20 \cdot R21}{20 \times 10^3} (\frac{1}{R22} + \frac{1}{R23})\right)$$ Diagram 5-10 Tracking Gain Adjustment Construction | | | TSO Peak Value (Vp-p | |------|------|-----------------------| | TEL1 | TEL2 | (X V <sub>REF</sub> ) | | HiZ | Hi Z | 0.25 | | VREF | Hi Z | 0.109 | | Hi Z | VREF | 0.078 | | VREF | VREF | 0.078 | | | | <del></del> 0 | Diagram 5-11 TEL1 and TEL2 Pin Conditions # CIRCUIT DESCRIPTION #### Data Slicer The Data Slicer changes the EFMI RF Signal into a Digital Signal. By using the fact that averagely EFMO is equal to Zero DC during H and L periods, the ELMO with the AC content excluded for the Slice Level of the Data Slicer is fedback and used.(Diagram 5-13). When using this for the Digital PLL Circuit of TC9201BF, the Slice Level is fixed. This is possible because TC9201BF has an internal Data Correction Curcuit and thus removes problems coming from Disc Production dispersion of a symmetry jitter (No adjustment). Also, the EFMO is used for Open Collector Output. It is suggested to connect a Pull-up Resister of roughly 2.2 k $\Omega$ to the Digital Supply Voltage to assist the EFMO Start Up Characteristics. Diagram 5-12 Data Slicer Construction Diagram 5-13 Slice Level Construction #### • Status Comparator The AD converted data of the FEI, TSO, SBAD and RFRP signals for each mode (in Diagram 5-1, Page 18) is needed internally for TC9201BF. The Status Converter is used for this AD conversion. With the Up/Down Counter and DA Converter in TC9201BF and the Status Converter in TA8101N working together a "Follow-up/Comparator" AD Converter is constructed. Thus the four signals are digitalized (5 bit data) as shown in Diagram 5-14 (Refer to TC9201BF Technical Information for further details). Also shown in Diagram 5-14, the circuit is designed so that the Dynamic Range of the Comparator Input is $0-VREF(+2.2\,VI)$ . Since the Comparator (CZC) Output is an Open Collector Output, a 10 k $\Omega$ Pull-up AMP should be used. TC9201BF Side ZCL1 VREF < zcL1 15K ZC1 czc Focus Error Signal ZCL2 ZCL2 x0.5 ZC2 CZC SBAD Sub-beam Summed Signal RERP ----C x0.5 Tri-state Detection Diagram 5-14 Status Comparator Construction # CIRCUIT DESCRIPTION 1) Sub-beam Summed (SBAD) Signal Emitting Circuit The Sub-beam Summed (SBAD) Signal is a Summed Signal of Converter 2a and 2b (I-V) where the Focus ON/OFF Half Normal Signal and the Disc Scratches (drop out) detection information is used. The SBAD signal, as shown in Diagram 5-1 (page 18), is selected from the System Mode when needed, passed through the Status Comparator (CZC) and is supplied to the CMOS Servo Processor, TC9201BF. Diagram 5-15 SBAD Signal Emitting Curcuit Construction (DFCT1 ..... Black Dot at Read Out Side. ) DFCT2 ..... Interruption in Information Layer.) Diagram 5-16 SBAD Signal Operation Wave Forms # CIRCUIT DESCRIPTION #### Digital Signal Processing LSI TC9200BF (X32-1400-10:IC4) The TC9200BF is an LSI developed for Synchronizing Detachment, EFM signal demodulation, Error Detection and Revision. A simple CD Player Processor can be constructed by using the TC9200BF. Synchronizing Pattern Detection, Synchronizing Signal Protection and interpolar operation are made possible. - Equipped with an internal Sub-Code Signal Demodulation Circuit, interface with the CPU is easily made. - By using the CIRC Revision Logic, revision capacity of four C1 and two C2 revision sections (complete revision of up to eight frame BUST Error) are available. - Equipped with ±5 Frame Jitter Correction Capacity - Equipped with an internal Muting Signal Detection Circuit (Smooth Muting Operation with the use of Zero Cross Detection of the output data) - −12 dB attenuation is possible. RF Ripple (RFRP) Signal Emitting Curcuit: RF Detection Peak/Bottom Detection The RF Ripple (RFRP) Signal is On-Track Information that is passed through the Status Converter (CZC) before being supplied to the CMOS Servo Processor, TC9201BF. When needed, the RFRP Signal is selected from the System Mode, as shown in Diagram 5-1 (page 18). During Tracking Gain Adjustment, the Focus ON/OFF Half Normal Information and during Tracking Search, the Tracking Error Signal are used for Track Count Information and Search Converged Information. The RF Ripple Signal is achieved by taking the differential of the RF Signal Peak and Bottom Hold Signals. In the actual RF Signal there is Low Frequency Fluctuation but by taking differential, the fluctuation is taken out and thus a stabilized RFRP wave form is achieved. #### 6-1 Block Diagram CIRCUIT DESCRIPTION Diagram 5-17 RFRP Signal Producing Circuit Construction Diagram 5-18 RFRP Signal Operation Wave Form # **CIRCUIT DESCRIPTION** # **CIRCUIT DESCRIPTION** #### 6-2. Pin Configuration #### NOTE: EXTERNAL RAM = 8 BIT × 2K | Pin No. | Post seme | 1/0 | NUIE: EXTERNAL HAM = 8 BIT × 2 | |---------|---------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 ~ 6 | Port name AD4 ~ AD9 | 0 | Operation | | 7 | RW RW | - 0 | External RAM Address Signal Output Pin | | 8 | CE | 10 | External RAM Read/Write Signal Output Pin | | 9 | AD10 | 10 | External RAM Chip Enable Signal Output Pin External RAM Address Signal Output Pin | | 10 ~ 17 | VO-7 ~ VO-0 | 1/0 | External RAM Data Bus Line | | 18, 19 | TES5, TES4 | 170 | Test Pin. Normally used in "H" or OPEN | | 20 | EXCK | ++ | | | 21 | SUBD | | Sub-code P W and S0+S1 Data Reading Clock Input Pin | | 22 | Vss | + | Sub-code P—W Output Pin. Data set with the internal resister at PFCK fall point GND Pin | | 23 | VDD | | Power (+5 V) | | 23 | | - | | | . 24 | SBOK | 0 | Sub-code Signal Q Data CRC Check Decision/Result Pin (Normat "H", Error "L") The Decision/Result is output one block prior to the 80-bit Q Data being output. | | 25 | SUBQ | 0 | Sub-code Signal Q Output Pin. PFCK fall edge synchronized before Q Data is output. | | 26 | S0. S1 | , 0 | Sub-code Sink S0 and S1 Pin. When Sub-code Sink is detected in S0 or S1, "H" level is output for that frame (PFCK fail is edge synchronized) | | 27 | PeCK . | 1 1 | Play Mode Frame Cycle Signal Output Pin. f = 7.35 kHz (Duty Cycle = about 50%) | | 28 | PLCK | 1 | Data Reading Clock Input Pin. Clock produced the PLL Circuit in reference to the RF signal played from the DISC During PLL Phase Clock. 4.32 MHz (Duty Cycle = 50%) | | 29 | EFMI | ; 1 | EFM Signal Input Pin. Synchronized to the PLCK and then input. | | 30, 31 | NC NC | - | No Connection | | 32 | SCDA | 1 | Control Data Serial Input Pin. Serial Data Input of Each Frame from TC9201BF | | 33 | SPDA | 0 | Processor Status Output Pin. Information such as Synchronized conditions in Frame Units, Revised Decision/Result Processing, Memory Buffer Capacity are serial output. | | 34 | COFS | 0 | Revision Mode Frame Synchronized Output Pin. f = 7.35 kHz ((X'tal divided) | | 35 | WDCK | 0 | Word Clock Output Pin. Clock divided 16 times from BCK. (Duty Cycle = 50%) f = 88.2 kHz. | | 36 | ЕМРН | 0 | Specified Emphasis ON/OFF Signal Output Pin. Confirmation of existence of Emphasis for the Q Data Control Bit (When "H", Emphasis ON) When the CRC Decision/Result is confirmed as OK twice, Emphasis is confirmed. | | 37 | HOF | 0 | Output Data Correction Flag Output Pin. Flag added every 8 bits, at the same time as data output, LSB and MSB side are synchronized with the SYCK fall in Flag order. | | 38 | СНСК | 0 | Channel Clock Output Pin. This is the WDCK clock signal divided twice, when "L" level LcH and when "H" level RcH data is output. $f \approx 44.1 \text{ kHz}$ (Duty cycle = 50%) | | 39 | BCK | 0 | Bit Clock Output Pin, f = 1.4112 kHz (Duty Cycle = 50%) | | 40 | Dout | 0 | Data Output Pin. The BCK fall is edge synchronized from the MSB side to be serial output. | | 41 | SYCK | 0 | Symbol Clock Output Pin. This is the clock divided eight times from BCK. f = 176.4 kHz (Duty cycle = 50%) | | 42 | ARTR | 0 | Ясн Data Aperture Signal Output | | 43 | APTL | 0 | Lch Data Aperture Signal Output | | 44 | CK8M | 0 | 8M Clock Output Pin. (X'tal 16.9344 MHz clock divided twice) | | 45 | 17MO | 0 | 17M Clock Output Pin. (X'tai 16 9344 MHz Buffer Output) | | 46 | NC | | No connection | | 47 | X-0 | 0 | Crystal Resonator Connection Pin. The Crystal Resonator provides the System with the desired Clock Frequency (X'tal 16.9344 MHz) | | 48 | X-) | ı | Crystal Resonator Connection Pin. The Crystal Resonator provides the System with the desired Clock Frequency (X tal $16.9344\text{MHz}$ ) | | 49 | CKSE | 1 | Clock Selection Pin. When the X-Hinput Clock is "H" or OPEN then 16.9344 MHz, when "L" then 8.4672 MHz is selected. | | 50 ~ 52 | TES1 ~ TES3 | 1 | Test Pin. Normally used in "H" or OPEN. | | 53 | Voo | - | Power (+5 V) | | 54 | Vss | - | GND Pin. | | 55 | TES6 | 1 | Test Pin, Normally used in "H" or OPEN. | | 56 ~ 59 | ADO AD3 | 0 | External RAM Address Signal Output Pin | | 60 | TES7 | | Test Pin. Normally used in "H" or OPEN. | #### 6-3. Operation Information Frame Synchronizing Signal. #### 6-3-1. EFM Signal Demodulation Mode Block Operation #### Synchronizing Signal Detachment Circuit The Synchronizing Signal Detachment Circuit is divided into the Synchronizing Pattern Detection and Sychronizing Signal Protection Interpolar Circuits. The operation of each of these is shown as follows. 1) Synchronizing Pattern Detection Circuit The detection of whether there are two consecutive patterns of 11T (1T = 1PLCK) from edge to edge in the HF Signal Picked-Up from the Disc is done thus creating the Diagram 6-1 Input Signal Timing Chart # CIRCUIT DESCRIPTION 2) Synchronizing Signal Correction/Interpolarity Circuit The Frame Synchronizing Signal shown in Diagram 6-1 is used in the internal Demodulation Circuit for synchronizing but there is a possibility of miss detection due the to quality of the input signal if the Synchronized Signal is used as it is. Therefore the following powerful Synchronizing Signal Correction Circuit is needed. The Synchronizing Signal Detachment Circuit is shown in Diagram 6-2. As shown in this Diagram, the whole circuit is constructed of a 1/588 Division Curcuit, a Gate Signal Producing Circuit (WIND Gen.) and an Off Synchronizing Counter (NSFC). Normally the Gate Signal (R-WIND) produced from the IFC output used for correction of the Proper Frame Synchronizing Signal (Only the Synchronizing Signal input to R-WIND is used for synchronizing the Demodulation Circuit). When a non-synchronized condition continues, such as during POWER ON, when a Bust Error occurs or when the PLL circuit is instable, P-WIND from the WIND Gen. Output and Off Synchronizing Frame Counter (NSFC) are put into operation to effortlessly synchronize the condition. See the following simple explanation for the steps taken in synchronizing. 1 The setting of the number of times of Off Synchronized Detection, N, is done by selecting one of the 2-bit N = 2, 4, 8, 12 in ESGL and ESGM - 2 When a condition where the Frame Synchronizing Signal does not enter R-WIND continues and NSFC output become N, the NSFC operation stops. At the same time the FSPS Ouput Level changes from "L" to "H" turning on each Correction Circuit. - 3 When the FSPS Level changes to "H". P-WIND starts the SET RESET and the Frame Synchronizing Signal is synchronized with IFC. - 4 When the Frame Synchronizing Signal is input to R-WIND, it is judged as the Proper Synchronizing Signal and the synchronized NSFS of IFC is cleared. At this time, the FSPS Level changes to "L" and the Input Synchronized Pattern from the internal system completes synchronizing. Also, besides the FSPS there is the FSLO Status Flag where FSLO and FSPS are output through the SCDA pin. ESGM and ESGL are input to the SCDA pin from TS9201BF. WSEG details are available on Page 40. | ESGM | ESGL | N | |------|------|----| | 1 | 1 | 2 | | 1 | 0 | 4 | | 0 | 1 | 8 | | 0 | 0 | 12 | | WSEG | R-WIND Width | 1 | |------|-----------------|-----| | 1 | ±7 PLCK | | | 0 | ±3 PLCK | | | | sible to change | the | Diagram 6-1 Diagram 6-2 Synchronizing Signal Detachment Circuit Construction # EFM Signal Demodulation Circuit The EFM Signal Demodulation Circuit, with reference to the Main Frame Counter (IFC) of the Synchronizing Detachment Circuit, consecutively demodulates the Sub-Code Signal within each frame and the 32 Symbol Data (Restored to digital signal from EFMI) from 14 bits to 8 bits. The demodulated data is set to the internal latch, and written into the external RAM by using Address A0 - A10 from the RAM Address Control Circuit, the Write Signal (RW $\pm$ L), and Chip Enable Signal (CE $\pm$ L) in one symbol (8 bit) units through I0 0 - 7. CIRCUIT DESCRIPTION Diagram 6-3 #### • Sub-Code Signal Demodulation Circuit The 8-bit data in each frame for control and diplay in subcode P. Q. R. S. T. U. V. W. is set to the internal resister before the leading edge of PFCK (pin 27). This is synchronized with the trailing edge of the read clock input from the EXCK pin. This is emitted in serial from the SUBD pin. Each condition for the output data is as follows. | SUBD<br>OUTPUT | SO, S1 OUTPUT TIMING | NORMAL TIMING | |----------------|----------------------|---------------------| | Р | When S0 output, "H" | Sub-code P Data | | Q | When S1 output, "L" | Sub-code Q Data | | R ~ W | Not Fixed | Sub-code R ~ W Data | Diagram 6-2 SUBD output data details Diagram 6-4 Timing Example (1): During S1 Detection (Only Detect S0 one frame before) Diagram 6.5 Timing Example (2): Normally #### Sub-code Signal Q Data Demodulation Circuit The Sub-code Signal Q Data Demodulation Circuit demodulates the Q Data of the Sub-code Signal in units of 98 frames. It then does Error Detection/Judgement Processing of each data before output. In each system, the Sub-code Synchronizing Signal is synchronized at S0 and S1, so that the Error Detection/-Judgement Processing can be done by consecutively reading CRCC 80-bit Q Data. From the SBOK pin Error Detection/Judgement results and from the SUBQ pin the demodulated Q Data are synchronized with the PFCK leading edge and then output. - S0, S1: The level of the Sub-code Synchronizing Signal Output is "H" in the frame during S0 and S1 detection. - SBOK: The Sub-code Q Data CRCC Check Judgement Result Output is "H" level during No Error. Each signal from S0 S1, SUBQ, SBOK and PFCK are moved to TC9201BF. The 80-bit Q Data is initially read into the internal RAM of TA9201BF. When needed, this data is sent from the bus line to the MPU through the CPU Interface. Diagram 6-9 Sub-code Q Data Output Timing #### Other In the Control Bit Information of the Sub-code Signal Q Data, the Emphasis ON/OFF Judgement Output is output through the EMPH pin. When the level of the EMPH Output is "H", the Emphasis is ON. When two blocks (two 98 frames) of Q Data CRCC Check Judgement Results (SBOK output) are found to be consecutively normal, the data is valid. Diagram 6-7 Emphasis ON/OFF Output Timing # CIRCUIT DESCRIPTION #### 6-3-2 Error Detection, Delete and Correction Processing Mode Block Operation Information #### • Timing Circuit The Clock Signal needed for internal operation is as shown in Diagram 6-8, where that by only connecting a crystal and condensor is all that is necessary. The selection of the frequency of the crystal is done by setting the CKSE pin. CKSE = "L" fx'tal = 8.4672 MHz CKSE = "H" fx'tal = 16.9344 MHz Note: Use a crystal with low CI values for best Start-up Characteristics tart-up #### • RAM Address Control Circuit TC9200BF reads modulated input data by use of the external RAM (8-bit $\times$ 2 k) address control and does deinter-leave processing. Input Data Jitter Absorbing Capability for the memory has a capacity of $\pm 5$ frames; constant surveillance (Differential Detection) of the Input and Output Data Rates are provided in the design for best results of the RAM Address Control. In response to the condition of buffer capacity, the following DIV+ and DIV- signals are output, DIV+ and DIV- are used for Disc Motor CLV Servo Control and including the motor a Field Back Loop is constructed. Therefore, the actual Input Data Jitter Absorbing Capability is being enhanced. Also, when the buffer capacity exceeds ±5 frames, it is taken as Buffer Over thus the BUF-OV Signal is output. During BUF-OV, DIV+ and DIV— are reset, the Mute On Buffer capacity is forced to become —1. BUF-OV is thus cancelled, and the RAM Address Control is continued. Diagram 6-9 Control Signal DIV+, DIV-, BUF-OV Output Timing It is possible to externally monitor the Buffer Capacity by checking the Data Status Signal Output from the SPDA pin. As shown in Diagram 6-3, three bits, BUF 2-0, are output | BUF2 | BUF1 | BUF0 | Buffer Capacity | BUF2 | BUF1 | BUF0 | Buffer Capacity | |------|------|------|-----------------|------|------|------|-----------------| | 1 | 1 | 1 | <b>– 1</b> | 0 | 0 | 0 | +1 | | 1 | l | 0 | -2 | U | 0 | 1 | + 2 | | I | 0 | t | -3 | 0 | 1 | 0 | + 3 | | 1 | 0 | 0 | - 4 | 0 | 1 | 1 | +4 | | 0 | 1 | 1 | 5 | 1 | 0 | 0 | +5 | Diagram 6-3 Buffer Capacity Output Data # CIRCUIT DESCRIPTION #### C1 and C2 Revision Circuit Error Detection and Revision Processing in the CD is done in two places, C1 and C2. 1) C1 Detection/Revision Section For C1 Revision Processing, the Error Detection in each frame of the input data for High Priority Items is done as follows: one High Priority Item is deleted and two or more Items are Error Flag Marked (C1 Ep) 2) C2 Detection/Revision Section C1 S1 C1 S0 C1 Ep 0 0 0 0 The data from C1 Detection/Revision Section is Deinterleave Processed and sent to C2 Revision Section. Here, only when the ratio of a miss judgement is low, Revision Processing is done. Because of this, the CI Ep marks from C1 Revision Section are used as one judgement information in C2 Revision Section. Here upto two High Priority Items are deleted and three or more errors Correction Flag Marked (C2 Ep) and are moved the the Correction Output Mode. The C1 and C2 Judgement Results are output through the SPDA pin as shown in Diagrams 6-4 and 6-5 and are used as Monitor Signals. #### Data Correction Output Circuit The C2 Revision Processed Data is Scramble Processed (including two delay processing) under CD standards by the external RAM Address Control. This data is consecutively read from the external RAM in Output Word Order from the 8 bit LSB side. The selection of each data between Direct Output, Average Correction Value Output or Prior Point Hold Output is done in reference to the C2 Ep Correction Mark Flags. An example of the Correction Process Operation is shown in Diagram 6-10. Diagram 6-10 Correction Process Operation Example | | | Correction N | lark Flag (HOF) | Output Data | 0 | | |---------------------------------|----|--------------|-----------------|-------------|----------------------------------|--| | Judgement Result | ٦. | Dn | Dn+1 | Dn | Output Mod | | | No Error | | 0 | _ | Dn | Direct Outpu | | | One Error Revised | | 1 | 0 | Dn-1+D+1 | Average | | | Two or more Errors. No Revision | | 1 | 1 | Dn-1 | Correction Value Prior Point Hol | | Diagram 6-4 C1 Revision Judgement Results | C2 S1 | C2 S0 | C2 Ep | Judgement Result | |-------|-------|-------|--------------------------------| | С | 0 | 0 | : No Error | | С | 1 | 0 | One Error Revised | | | 0 | 0 | Two Errors Revised | | | 1 | 1 | Three or more Errors Corrected | Diagram 6-5 C2 Revision Judgement Results # Diagram 6-6 Correction Algorithm Note: When the ~ HOSTP Flag, explained on Page 40, is set to "L", the Correction Operation is stopped and changed to Direct Output Mode. > This flag is very useful when applied to the CD-ROM and CD Information Files. Also, Correction Flag is added to each word data of the 8-bit LSB side (L-HOF) and 8-bit MSB side (M-HOF) individually and is output through the HOF pin in the order of L-HOF and M-HOF to the Correction Data and output simultaneously. HOF Correction Alogrythems is set to HOF = 1 if either L-HOF or M-HOF is 1. # CIRCUIT DESCRIPTION #### • Attenuator Circuit During Search, Fast Forward, and Reverse operations in the CD Player, there is a need for an Attenuator Circuit to lower the level of "harmful" sound. A Fixed Attenuation Level of -12 dB enters from the SCDA pin where it is decided whether to attenuate or not. Internal switching is done is accordance to the ~ ATT Signal. When $\sim$ ATT = "L". -12 dB Attenuation #### Muting Circuit When an abnormal signal enters, it is detected as an Error in the Revision Processing Mode and then eliminated in the Correction Output Circuit. But a certain amount of Bust Error is repeated and that repeated low frequecy sound is output. When a long Bust Error is emitted, the direct current signal, a poor quality sound, is output, To avoid the just mentioned phenomenon, these signals are passed through the Muting Circuit. The Muting Operations are explained in the following When Muting Operations are started, the Attenuate Circuit (- 12 dB) comes ON at the same time, and Zero Cross Detection is done The operation for each channel, L and R, are done individually where when the Zero Cross Data (Marked Beat Inversed) is detected. Muting is ON and the digital output data turns to "0". Muting cancelling is done in the same way. Control of the Muting Circuit is done with the input command ~ MUTI and MUTC from the SCDA pin. ~ MUTI: Forced Muting Command When "L", Muting is forced to ON MUTI: Internal Muting Control Command When internal "H" is detected, this command stands | MUTING MODE | SET CONDITIONS | RESET CONDITIONS | |-------------|-------------------------------------------------------------|-----------------------------------------------------------------| | 64F-Er | When a 64-Frame Burst Error is detected in C1 Revision Mode | | | DIN-MISS | When a De-interleave Miss occurs three consecutive times. | When two consecutive revision frames occur in C2 Revision Mode. | | BUF-ON | When the Buffer Capacity exceeds ±5 Frames | Tievision wode. | Diagram 6-7 Internal Muting Commands Diagram 6-11 Muting Operation # **CIRCUIT DESCRIPTION** #### • Data Output Circuit This circuit outputs the input data from the Correction Output Circuit. The channel data of both L and R, from the MSB side to Beat Serial, are output through the DOUT pin. All the data output is synchronized with the BCK trailing edge The signals with connection to the Output Data are shown in the Timing Chart, Diagram 6-12. Diagram 6-12 Timing Chart #### • Control Data Input Circuit Information needed for TC9200BF internal processing is taken in serial mode from the SCDA pin of TC9201BF. The circuit is designed so that data input, which is in reference with the Revision Mode Synchronizing Signal, COFS (f = 7.35 kHz), is taken in continuously. Control Data Details: ∼ ATT: −12 dB Attenuation Command (When "L", Attenuation ON) MUTI: Forced Muting Command (When "L", Muting ON) MUTC: Internal Muting Control Command (When "L", Muting Stop) ~ HOSTP: Correction Operation Stop Command (When "L", Correction Operation Stop) ESGM. Selection Signal for setting the times of Off- ESGL: Synchronized Detection in the Frame Synchronizing Signal Correction Circuit. WSEG: The Wind Control Signal of the Frame Syn- chronizing Signa Correction Circuit. Diagram 6-13 Control Data Input Timing #### • Process Status Signal Output Circuit The Revision Processing Judgement Results and Memory Buffer Capacity Information in TC9200BF is output through th SPDA pin and moved to TC9201BF. The data output, which is in reference with the Revision Mode Synchronizing Signal, COFS (f=7.35 kHz), is output continuously. Process Status Signal Details: FSLO: Complete Synchronized Status Flag (When "L", Complete Synchronized Con- dition) FSPS: Synchronized Status Flag (When "L", Synchronized Condition) MUTO: Internal Muting Detection Flag (When "H", Muting ON) Note: Will become "H" when 64F-Er., DIN-MISS, BUF-OV on Page 40 occur. C2 S1-0 C1 C2-0: C1 and C2 Revision Processing Judge- ment Result BUF2-0: Memory Buffer Capacity Output Data DIV+, DIV-: Disc Motor Control Signal Diagram 6-14 Process Status Signal Output Timing # DP-3010 # CIRCUIT DESCRIPTION #### 7. Servo Processor TC9201BF (X32-1400-10:IC) The TC9201BF is an LSI developed for Pick-uc Search and Search Control. Disc Motor CLV Servo Control and MPU incoming/outgoing command interface of the CD Player. When combined with the TA8101N Servo IC (Bi-polar IC) and the TC9200BF Data Processor (CMOS LSI) a simple but powerful Servomechanism can be constructed with the use of very few external components. - · Equipped with an Internal Digital PLL Circuit - With Four CPU Command Lines, a Clock Line and Acknowledge Line (Total: six lines) all information processing is made possible. - Automatic Adjustment of Focus and Tracking Gain is made possible. - The selection of Search Control for Finding Song Beginnings is possible when in any mode. - Uses the Auto Kick Search Method which is essential for queing and reviewing. - Equipped with an Internal AFC and APC Circuits for Disc Motor CLV Servo. - Equipped with an Internal Feed Motor Control Circuit - Lead Timing is free with the use of a Two Block RAM Buffer for the Subcode Q Data #### 7.1/ Block Diagram # **CIRCUIT DESCRIPTION** 7-2. Pin Configuration | Pin No. | Port name | 1/0 | Operation | |---------|------------|----------|---------------------------------------------------------------------------------------------------------------| | 1 | 4MCK | 0 | 4M Clock Output Pin. f = 4.2336 MHz (X'tal Divided) | | 2 | RST | 1 | Reset Input Pin, Normally "H" or OPEN (When "L" System Reset) | | 3 | LDC | 0 | Control Signal Output Pin for the Laser Diode Drive Circuit | | 4 | SLP | 0 | ELM Signal Direct Input Pin | | 5 | SLN | 0 | ELM Signal Inverse Output Pin | | 6 | EFMI | 1 | ELM Signal Input Pin | | 7 | FCSI | 0 | Focus Actuator Drive Signal Polar Command Output Pro | | 8 | ZCL2 | 0 | Internal DA Converter Output Pin 2 | | 9 | ZC2 | 1 | External Comparator Output Signal Input Pin 2 | | 10 | ZCL1 | 0 | Internal DA Converter Output Pin 1 | | 11 | ZC1 | ī | External Comparator Output Signal Input Pin 1 | | 12 | SEL | 0 | Pick-up Servo Mode Command Signal Output Pin | | 13 | VR1 | _ | Internal DA Converter Power Pin. +2.2 V (VREF) | | 14, 15 | FEL1, FEL2 | 0 | Analog Switch for Focus Gain Output Pin | | 16, 17 | TEL1, TEL2 | 0 | Analog Switch for Tracking Gain Output Pin | | 18 | FBRK | 0 | Focus Actuator Brake Signal Output Pin | | 19 | FKIC | 0 | Focus Actuator Drive Signal Output Pin | | 20 | TKIC | 0 | Tracking Actuator Kick Signal Output Pin | | 21 | DFCT | 0 | Defect Detection Pin. Only in Normal Play from the PU Output Signal Defect is Detected. During Detection VR2 | | | | | becomes Electric Potential. (Normally: "Hi-Z") | | 22 | TGUH | 0 | Tracking Servo Loop for Mid and High Range Phase Compensation Mechanism Switching Analog Switch Output Pin | | 23 | VDD | - | Power (+5 V) | | 24 | TGUL | 0 | Tracking Servo Loop for Low Range Gain Switching Analog Switch Output Pin | | 25 | TESH | 1 | Tracking Error Signal for Sample Hold Analog Switch Input Pin | | 26 | TEOF | 0 | Analog Switch Output Pin for Tracking Servo Operation ON/OFF | | 27 | FMON | 0 | Analog Switch Output Pin for Sending Servo Operation ON/OFF | | 28 | DMFC | 0 | AFC Output Pin for Disc Motor CLV Servo | | 29 | DMPC | 0 | APC Output Pin for Disc Motor CLV Servo | | 30 | DMON | 0 | Analog Switch Output Pin for Disc Motor Drive Circuit Gain Switching | | 31 | FMGU | 0 | Analog Switch Output Pin for Sending Servo Loop Gain Switching | | 32 | VR2 | <u> </u> | Pick-up Servo Circuit, Disc Servo Circuit Reference Power Pin +2.2 V (VREF) | | 33 | FMFB | 0 | Control Signal Output Pin for Feed Motor Forward/Backward Movement | | 34 | VDD2 | | Pick-up Servo Circuit, Disc Servo Circuit Power Pin. 2 × VR2 | | 35 | 84MK | | 8M Clock Input Pin. f = 8.4672 MHz (X'tal Divided) | | 36 | WDCK | 1 | Clock Input Pin for Incoming/Outgoing Control Data | | 37 | COFS | 1 | Revision Mode Frame Synchronizing Signal Input Pin f = 7.35 kHz | | 38 | SPDA | 1 | Serial Input Pin for Status Signal | | 39 | SCDA | 0 | Serial Output Pin for Control Data | | 40 | TES3 | 1 | Test Pin (Normally "L") | | 41 | SG\$ | 1 | PLL Circuit Selection Pin. When "H" Analog PLL Circuit and "L" Digital PLL Circuit Selection | | 42 | PD | 0 | Phase Comparison Signal Output Pin for the PLL | | 43 | X-0 | 0 | Crystal Resonator Connection Pin. The Crystal Resonator provides the System with the desired Clock Frequency. | | 44 | X-I | - 1 | Crystal Resonator Connection Pin. The Crystal Resonator provides the System with the desired Clock Frequency. | | 45, 46 | TES2, TES1 | 1 | Test Pin (Pull-up Resistor included) Normally "H" or OPEN | | 47 | Dout | 0 | EFM Signal Output Pin | | 48 | PLCK | 0 | Bit Clock Output Pin | | Pin No. | Port name | 1/0 | Operation | |---------|-----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 49 | PFCK | 1 | Play Mode Frame Synchronizing Signal Input Pin. SUBQ. SBOK and S0 S1 are synchronized to the fall edge of this signal and input. Also, the compared frequency of the AFC and APC are used for the CLV Servo. | | 50 | S0 S1 | T | Sub-code Signal Synchronizing Pattern S0 and S1 Input Pin | | 51 | SUBQ | 1 | Sub-code Signal Q Data Input Pin. 80-bit Q Data as one block is serial input, and saved in the internal RAM. | | 52 | SBOK | 1 | Sub-code Signal CRC Check Judgement Result Input Pin. (Norma) = "H", Error = "L") | | 53 | VDD | † <u> </u> | Power (+5 V) | | 54 | Vss | - | GND Pin | | 55~58 | BUSO~BUS3 | 1/0 | Incoming/Outgoing Command and Data Bus Line. With the BUCK Start-up, the Command and Data is internally released. Also during BUCK "H", the input data is output on the Bus. | | 59 | DA/CO | 1/0 | Control Input/Output Pin for Command and Data Processing. When the MPU sends a One-Word Item Command, the Pin is "L" (Input). When all the Command and Data has been correctly received and while BUCK is "L", the pin is "L" (Output). This is then used as the MPU Acknowledge (ACK) Signal (Normally "H"). | | .60 | BUCK | ı | Clock Input Pin for the Incoming/Outgoing Command and Data. During Reception the "L" period will be more than 9 $\mu$ s, and "H" period will be more than 4 $\mu$ s while less than 90 $\mu$ s, 4 $\mu$ s after BUCK Start-up, DA/CO and BUSO-3 will be switched. | #### 7-3. Operation Information #### • Timing Producing Circuit The Timing Producing Circuit creates the clock frequency needed for internal operation (Master Clock is 8 MHz). The input conditions to the 84MK pin, as shown in Diagram 10-1, is internally switched whether to use the 84MK input or (X-I)/2 as the Master Clock by checking the 8M Det Note: Use a crystal with low CI values for best Start-up Conditions Diagram 7-1 | SGS Pin | 84MK Pin | X-I Pin | 4MCK Output Pin | Notes | |---------|------------|-------------|-----------------|----------------| | | L | 16.9344 MHz | : X-1/4 | D 811 ON | | L - | | 17.2872 MHz | 84MK | Digital PLL ON | | н | 8.4672 MHz | 8.6436 MHz | 2 | Analog PLL ON | Diagram 7-1 Internal Clock Selection Mode ## CIRCUIT DESCRIPTION #### • CPU Interface Circuit (CD Bus Control Circuit) The CD Bus Control Circuit was designed so that the connection between the general purpose 4-bit CPU and the TC9201BF could be easily achieved so that data communication could be done through only six lines, four line of the I/O Data Bus (BUS 0-3), the Clock Line and the DA/CO line (for the Data and Command Differential Signal). The Bus Line conditions for the three modes, Idle Mode and the Read/Write Modes, are explained in the following $1)\sim 3$ Before this though, the following points must be noted about the CD Bus and Data Communications between the CPU and TC9201BF - 1 Only the CPU will output the BUCK. - 2 The level of the BUCK will be "H" when there is no data being communicated. - 3 The period of "H" level of the BUCK will be less than 90 µs while data is being transmitted from the CPU. - 4 The BUS 3-0 Input Data should be delayed by more the 4 $\mu$ s in reference to the BUCK trailing edge. - 5 The BUS 0-3 and DA/CO pins should be an Open Drain CPU with Wired OR functions or Open Collector Type CPU with an I/O port. - 6 The transmission/reception of one word (4 bits) data is to be done with the period from the current trailing edge to the next one. #### 1) Idle Mode This is the mode when there is no commmunications being done with the CPU. In this mode both the BUCK and DA/CO pin have an "H" level while the internal conditions for the Monitor Signal are being emitted through BUS 0-3. From BUS 0. "H" level, from BUS 1, AFCS, from BUS 2. QDRE, and from BUS 3, FOK external signals are to be output. - AFCS Signal . . . . CLV Servo Mode Switch Signal (In Main Servo Mode, AFCS = - (In Main Servo Mode, AFCS = "H" Level) - QDRE Signal..... Sub-Code Q Data Lead Enable Signal. (In Lead Enable, ODRE = "L" - (In Lead Enable, ODRE = "L Level) - FOK Signal ..... Focus ON/OFF Judgement Signal (in Focus ON, FOK = "H" Level) See other reference documents for details of each of the above mentioned signals. In Idle Mode, when either BUS 2 or 3 are "L" Level (Sub-Code Q Data Lead Enable or Focus OFF), DA/CO Line will be "L" level. This means that the TC9201BF will break into the Idle Mode when DA/CO is "L" level. It is possible to make a smooth recovery when becomes FOK = "L" (Focus OFF). Diagram 7-2 BUS Line Input/Output Construction #### 2) Write Command Input Mode This mode transmits the Write Command and Four-Word Data (CM-A)-(CM-D) from the CPU to TC9201BF. The first two words are Commands (C6 $\sim$ C0) and the next two words are the Data (D7-D0). TC9201BF takes in the Command or Data of the BUS from the BUCK trailing edge and will then Echo Back the content on the BUS when BUCK is "H". Therefore, it is possible to confirm whether the Command or Data has been correctly received by checking the BUS 0-3 condition at BUCK Trailing Edge (since the BUS line is Wired OR, Error Detection during "L" is not possible). When a Write Command is input, it is synchronized to the BUCK trailing edge (Actually, the DA/CO and the CPU information is delayed by 4 $\mu$ s after the BUCK trailing edge. The same delay is needed in the Lead Command Input) Also, when a Write Command is input, the first word of the command BLS 3 is "H" level, while the DA/CO line becomes "L" (Command Transmission Start). When the second Command and Data word are correctly received, TC9201BF will return the ACK acknowledge signal, on the DA/CO Line (when the Write Command is correctly input and reception is complete, DA/CO Line is "L" Level). When this ACK is returned, the BUS line switches from Command Input Mode to Idle Mode again. If the ACK is not returned, this means that there is Reception Error, so the Command is sent again. This is same for a Read Command too. Diagram 7-3 Write Command Input Example # CIRCUIT DESCRIPTION #### 3) Read Command Input Mode In this mode, when a one-word Read Command (SQRD and STRD Command) from the CPU is transmitted, TC9201BF sends the designated data back through the BUS line. The handling of the BUCK and Commands are same as in Write Mode, but in Read Mode, but when a command is input, BUS 3 line is "L" level while the DA/CO line is "L" level at the same time. Therefore, whether the first word on the BUS 3 line is "H" or "L" differentiates between a Write and Read Command. When the transmission/reception of the designaated data is complete, an ACK signal is returned to the CPU where the BUS line then switches to Idle Mode. Diagram 7-4 Read Command Input Example ### 4) Control Command Details #### (1) Write Command (CM-A) | | | | | | CO | ÐΕ | | | | PROCESSING DETAILS | CONDITIONS | | | |---------|-----|----|----|----|----|----|-----|----|----|-------------------------------------------------------------------------------------------------|----------------------------------------------|--|--| | COMMAND | HEX | C7 | C6 | C5 | C4 | СЗ | C2 | C1 | CO | PROCESSING DETAILS | CONDITIONS | | | | SDSET | 80 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | While Focus OFF, Sub-beam Summing Data is to latched to SB-REG | | | | | PUSTP | 81 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Operations of PUFWD and PUBWD are stopped. (Sending<br>Servo and Tracking Servo are turned OFF) | | | | | PUFWD | 82 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Pick-up is moved in a forward direction (PU) | Pick-up is moved in a forward direction (PU) | | | | PUBWD | 83 | 1 | 0 | 0 | 0 | 0 | . 0 | 1 | 1 | Pick-up is moved in a backward direction (PU) | | | | | LDON | 84 | 1 | 0 | 0 | 0 | 0 | . 1 | 0 | 0 | Laser Diode is turned ON (LD). | Laser Diode is turned ON (LD). | | | | LDOFF | 85 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Laser Diode is turned OFF (LD). | | | | | DMSV | 86 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | CLV Servo of the Disc Motor is turned ON. | FOK (Focus ON) | | | | DMOFF | 87 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | CLV Servo of the Disc Motor is turned OFF, DMBK and DMFK are cancelled. | | | | | FGASS | 88 | 1 | 0 | 0 | 0 | , | 0 | 0 | 0 | FKIC Output is set to "H" level. | LDON | | | | FGASR | 89 | 1 | 0 | 0 | 0 | | 0 | 0 | 1 | FKIC Output is set to "L" level. | LDON | | | | FGASET | 8A | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | The data of the internal resistor is decoded and set to FEL1 and 2. | LDON | | | | TGASET | 88 | 1 | 0 | 0 | 0 | | 0 | 1 | 1 | The data of the internal resistor is decoded and set to TEL1 and 2. | FOK ·DMSV | | | | TGASR | 8C | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | TKIC Output is set to "L" level | FOK ·DMSV | | | | TGASS | 8D | 1. | 0 | 0 | 0 | ; | 1 | 0 | 1 | TKIC Output is set to "H" level FOK -DMSV | | | | | FOSET | 8E | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | FCSI Output is set to "H" level | LDON | | | | FORST | 8F | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | FCSI Output is set to "H" level | LDON | | | #### Notes: - In CM-A, there is no need for data. D0 ~D7 = (XXXX XXXX) - After running CM-A, Tracking Servo and Sending Servo are turned OFF. # **CIRCUIT DESCRIPTION** #### (2)/ Write Command (CM-B) | | | | | | CO | DE | | | | 200000000000000000000000000000000000000 | | |---------|-----|----|----|----|----|----|----|----|----|------------------------------------------------------|--------------| | COMMAND | HEX | C7 | C6 | C5 | C4 | СЗ | C2 | C1 | CO | PROCESSING DETAILS | CONDITIONS | | ATTON | 92 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | TC9200BF — 12 dB Attenuate is turned ON. | | | ATTOFF | 93 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | TC9200BF — 12 dB Attenuate is turned OFF. | | | MUTON | 94 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | TC9200BF Muting is turned ON. | | | MUTOFF | 95 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | TC9200BF Muting is turned OFF. | | | DMBK | 96 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | Forced Reverse Torque of the Disc Motor is applied. | DMSV | | DMFK | 97 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | Forced Speed-up Torque of the Disc Motor is applied. | LDON · DM SV | #### Notes: - In CM-B, there is no need for data. D0 ~ D7=(XXXX XXXX) - During Reset (RST = "L", ATT = "OFF" and MUTE = "ON" are set. #### (3) Write Command (CM-C) | | | | | | CO | DE | | | | | | | DA | TA | | | | ******** | |-----------|-----|----|----|----|----|----|----|----|----|-------|--------|--------|-------|------|--------|--------|------|------------------------------------------------------------| | COMMAND | HEX | C7 | C6 | C5 | C4 | C3 | C2 | C1 | CO | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | NOTES | | SETRO | 98 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | o | ATTC | MUTC | HOSTP | GUPCL | MCG | FSPS | DIV+ | DIV | | | SRCK | 99 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | | SF | ICK | | × | × | × | × | SRCK: Through Rate Clock Switching Data | | FOCUS | 9A | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | ۶ | S | | | FC | OK | | FS: Focus Stand-by Level<br>FCOK: Focus OK Level | | DEFECT-I | 98 | 1 | 0 | 0 | | 1 | 0 | 1 | 1 | | - | N | | | Т | N | | N: Scratch Detection Level<br>TN: Mono/Multi Time Constant | | DEFECT-II | 9C | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | ı | VI | | | Т | M | | M: Scratch Detection Level TM: Mono/Multi Time Constant | | SHOCK | 9D | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | | | L | | | 1 | L | | L: Shock Detection Level TL: Mono/Multi Time Constant | | SETR 1 | 9E | 1 | 0 | 0 | 1 | 1 | , | 1 | 0 | 1 | APCG 1 | APCG 2 | WSEG | ESGL | ESGM | 1 | DMG | | | SETR 2 | 9F | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | GUP 1 | HYS 1 | GUP 2 | HYS 2 | LDCP | RFRG 1 | RFRG 2 | FMSS | | # CIRCUIT DESCRIPTION Details (Data D7 ~ D0) 1 SETRO ATTC: Attenuate Control Signal for CKIC and CKICF (During Continuous Kick) > When "1" during Continuous Kick, ATT is ON MUTC: TC9200BF Internal Muting Control Command Normally "1" When "0", Internal Muting is OFF. Sent to TC9200BF HOSTP: TC9200BF Correction Operation Stop Command Normally "1" • When "0", Correction Operation is stopped. Sent to TC9200BF GUPCL: Clear Control Signal for the Gain Up (GUP) Signal during Shock Detection • DEFECT Signal is cleared when GUP is "1". DEFECT Signal is not cleared when GUP is "0". MCG: FSPS, DIV+ and DIV- Selection Signal When "1", CPU combined information used from TC9178AF and during TC917F System operation When "0", SPDA information sent from TC9200BF is used. • FSPS • DIV+: CLV Servo System Control Information • DIV-- 2 SETR1 APCG1 APC Phase Comparison Frequency Selection APCG2 Signal of the CLV Servo Circuit | APCG 1 | APCG 2 | PHASE COMPARISON<br>FREQUENCY | DIVISION<br>COMPARISON | |--------|--------|-------------------------------|------------------------| | 0 | 0 | 1225 Hz | 7.35 kHz/6 | | 1 | 0 | 919 Hz | 7.35 kHz/8 | | 0 | 1 | 613 Hz | 7.35 kHz/12 | | 1 | 1 | 459 Hz | 7.35 kHz/16 | WSEG: Wind Selection Signal for the TC9200BF Frame Synchronizing Signal Protection Circuit Sent through the SCDA pin to TC9200BF | WSEG | WIND WIDTH | |------|------------| | 1 | ±7 | | 0 | ±3 | ESGM Circuit Setting Selection Signal for the TC9200BF Frame Synchronizing Signal Protection Circuit for • ESGL Continuous Off-Synchronizing Detection • Sent through the SCDA pin to TC9200BF | ESGM | ESGL | NUMBER OF<br>OCCURANCES | | | | | |------|------|-------------------------|--|--|--|--| | 1 | 1 | 2 | | | | | | 1 | 0 | 4 | | | | | | 0 | 1 | 8 | | | | | | 0 | 0 | 12 | | | | | DMG: DMON pin Control Signal When "1", during DMSV (CLV Servo ON) DMON = VREF When "0", during DMSV (CLV Servo ON) If AFCS = 1 then DMON = "HiZ" If AFCS = 0 then DMON = "VREF" AFCS = 1 → Pre Servo Mode AFCS = 0 → Main Servo Mode 3 SETR2 GUP1: When "1", Gain Up of the Tracking Servo during Shock Detection while Playing HYS1: When "1", Tracking Signal is to have Hysteresis Characteristics during Shock Detection while Playing GUP2: When "1". Gain Up of the Tracking Servo for 2-3 msec after Search completed. • HYS2: When "1", Tracking Signal is to keep Hysteresis for 2-3 msec after Search completed. LDSP: When "0", LDC pin is "HiZ" during LDON (Same during Reset) RFRG1/2: RF Wipe Off Level Selection Signal | RFRG 1 | RFRG 2 | WIPE OFF LEVEL | | | | | | |--------|--------|----------------|--|--|--|--|--| | 0 | 0 | 01111 | | | | | | | 1 | 0 | 01110 | | | | | | | 0 | 0 | 01101 | | | | | | | 1 | 1 | 01100 | | | | | | • FMSS: When "0", Feed Servo OFF during Search Normally "1" #### (4) Write Command (CM-D) | | | | | | CO | DE | | | | | | | DA | TA | | | | NOTES | |---------|-----|----|----|----|----|--------|----|--------|----|----|---------------------|-----|--------|------|-------|-----------------|----|------------------------------------------------------------------------------| | COMMAND | Hex | C7 | C6 | C5 | C4 | C3 | C2 | C1 | CO | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NOTES | | PAUSE | Α× | 1 | 0 | 1 | 0 | | | | | | | Num | ber of | Trac | ks N1 | | | | | FEED | В× | 1 | 0 | 1 | 1 | | | | | | | Num | ber of | Trac | ks N2 | | | 64 × N2 Track Kick | | NKIC | C× | 1 | 1 | 0 | 0 | В | F | T | В | | | Num | ber o | Trac | ks N1 | | | N1 Track Kick | | NKICF | D× | 1 | 1 | 0 | 1 | R<br>K | C | G<br>C | F | | Number of Tracks N1 | | | | | | | N1 Track Kick<br>(Feed Motor Sending Included) | | CKIC | E× | 1 | 1 | 1 | 0 | | | | | × | × | | T | | | ber of<br>ks N3 | | N3 Continuous Track Kick<br>T: Speed Select | | CKICF | F× | 1 | 1 | 1 | 1 | | | | | × | × | | Т | | | ber of<br>ks N3 | | N3 Continuous Track Kick<br>(Feed Motor Sending Included)<br>T: Speed Select | #### **Details** BRK: Feed Motor Brake Signal ON/OFF Setting • When "1", Brake Signal ON • When "0", Brake Signal OFF FGC: Feed Motor Gain Control When "1", FMGU pin is "VREF" (Gain Up) When "0", FMGU pin is "Hiz". TGC: Tracking Motor Gain Control When "1", TGUL and TGUH pins are "HiZ" (Gain Up) When "0", TGUL and TGUH pins are "VREF" B/F: BWD/FWD Search Direction Setting When "1", BWD Search When "0", FWD Search N1: Number of Kick Tracks (8 bits) — Kick Amount = N1 Track (0-255) N2: Number of Kick Tracks (8 bits) — Kick Amount = 64 × N2 Track (0-16320) • N3: Number of Kick Tracks (8 bits) — Kick Amount = N3 Track (0-15) • T: Kick Interval (2 bits) during CKIC and CKICF | T (D5) | T (D4) | KICK INTERVAL | |--------|--------|----------------| | 0 | 0 | 62 ms (16 Hz) | | 0 | 1 | 124 ms ( 8 Hz) | | 1 | 0 | 248 ms ( 4 Hz) | | 1 | 1 | 495 ms ( 2 Hz) | #### (5) Read Command (CM-E) | | T | | co | DE | | | DA | TA | | NUMBER OF | NOTES | | |---------|-----|----|----|----|----|-----|------|------|------|------------|----------------------------------------|--| | COMMAND | Hex | СЗ | C2 | C1 | CO | D3 | D2 | D1 | DO | WORDS READ | NOTES | | | SQRD | 0 | 0 | 0 | 0 | 0 | eQ0 | ggb | ODc | PQO | 20 | Sub-code Q Data Read Command QDa = MSB | | | STRD | 1 | 0 | 0 | 0 | , | ξĞ | ODRE | SRCH | BRKR | 1 | Internal Status Monitor Command | | #### Details STRD FOK: Focus Search OK Signal When "H", Focus ON (Servo ON) DRE: OData Read Enable Signal · When "L", Enable • SRCH: Search Signal When "L". Searching BRKR: Disc Motor Brake Cancel Signal • When "H", Brake Cancelled # **CIRCUIT DESCRIPTION** #### • PLL Circuit TC9201BF is equipped with an Analog and a Digital PLL Circuit As shown in Diagram 7-1 on Page 43, there are three modes. Switching of these modes is done by using the SGS pin and 84MK pin. There is an internal correction circuit for phase deviation in the EFM for such reasons as Disc Memory Accuracy and when the Disc is Off Center. This is very useful especially when using the digital PLL. Therefore, this lets the Slice Level of the Data Slicer be fixed (AC center). The Analog PLL cannot be used for this though. #### 1) Analog PLL Circuit When SGS is set to "H" level (input of X'tal 8.4672 MHz Clock from the 84MK pin), the Analog PLL Mode comes into operation. The Block Diagram of this is shown in Diagram 7-6 and the Timing Chart in Diagram 7-7. Also, the PLCK Phase Polar Differential Signal, in reference to the EFM Signal Trailing/Leading Edge, is output in tristate form the PD pin after passing the Change Pump. As mentioned before, the Timing of the Analog PLL Circuit is shown in Diagram 7-7. Here the DOUT output EFM signal is data that has been delayed after being straightened out in PLCK. Diagram 7-6 Anaolog PLL Block Construction Diagram 7-7 Analog PLL Timing #### 2) Digital PLL Circuit When the SGS pin is set "L", the Digital PLL Circuit comes into operation. With this, two frequencies are available, 16.9344 MHz and 17.2872 MHz (4.3218 MHz from the EFM Input Signal Beat Rate × 4). The use of these two crystal frequency modes is done either by inputing into the 84MK 8.4672 MHz (16.9344 MHz/2) or fixing 84MK with "L" level. This Digital PLL Circuit has a unique construction where it not only measures its own efficiency but also requires no external components. Also, since the Lock Range and Capture Range are about ±1%, the Disc Mode, from the CLV Servo, Speed Range needs to be kept within ±1%. Diagram 7-8 Basis Block Digital PLL Circuit Construction The operations of the Digital PLL Circuit are as follows: - Edge Detection of the EFMI input is done and passed to Phase Comparison Circuit - 2 In the Phase Comparison Circuit the phase difference between the EFMI Edge and PLCK are detected after being resolved with #/4 (as shown in Diagram 7-9). - 3 With the Phase Polar Difference Information detected in the Phase Comparison Circuit, the Tri-modular division difference is controlled thus controlling the phase difference to the least possible. The Tri-modular Divider is able to compare 1/4-0.5, 1/4 and 1/5-0.5 divisions. The division difference control of the divider will be done only when the Phase Difference Information is within $\pm 2$ as shown in Diagram 7-9. Since the Clock Frequency of 16.9344 MHz, input through the X-I pin, will differ from four times the Beat Rate of the EFMI input (4.3218 MHz $\times$ 4 = 17.2872 MHz). Frequency Compensation is required. Therefore, when the Edge Detection Period of EFMI is TP $\leq$ 6T(1T = 1 PLCK) division difference control of the divider will be done; and when TP $\geq$ 6T, then Edge Detection of EFMI and a 6T period is controlled. By doing this, the system is stabilized. Diagram 7-9 PLCK Division # **CIRCUIT DESCRIPTION** #### 3) Data Slice Level Correction Circuit The Slice Level of the Data Slicer is normally takes the DC content out of the Data Slice Output from the ELM signal and feeds this back. The aim of the Data Slice Level Correction Circuit is to fix this Data Slice Level and make no adjustment needed possible. Therefore, the Data Slice Correction Circuit takes the phase deviation that occurs from the Memory Accurancy of the Disc, when the Disc is Off Center and from Disc Motor Jitter when the Slice Level is fixed and passes it through the Phase Detection Circuit. Corrections are made in reference to the Phase Differential Information detected. In this case, the phase deviation usually occurs in low range frequencies. Therefore, as shown in Diagram 7-10, even when the Slice Level varies vertically, the distance between EFMI Leading Edge to Leading Edge or Trailing Edge to Trailing Edge does not change. This means that when TA = TB = TC, as shown in Diagram 7-10. TA is the reference where after this the slice level variation can be easily detected in TB and TC. It is then possible to reconstruct the original data in the DOUT Correction Output Circuit with the detection results. This means that when the Digital PLL Circuit in TC9201BF is used, not only will the there be no need to use the Analog Slice Level Control but the Slice Level Response will become extremely accurate with much less data errors. Note that the Slice Level Correction Range is less than ±2T(1T=1PLCK) Diagram 7-10 Data Slicer Input/Output Waveform #### ● CLV Servo Circuit Diagram 7-11 System Construction Diagram Correlation Pins: DMPC, DMFC, DMON (9ER3R4), STRD (1) • Commands: DMSV (86xx), DMOFF (87xx), DMBK (96xx), DMFK (97xx), SETRO (98R1R2), SETR1 #### **Command Reception Conditions** | COMMAND | RECEPTION CONDITION | OPERATION | |---------|---------------------|---------------------| | DMSV | FOK = H Focus ON! | CLV Serva ON | | DMOFF | _ | Disc Motor Stop | | DMBK | DMSV Command Set | Disc Motor Brake | | DMFK | LDON Command Set* | Disc Motor Speed Up | \* When the DMSV Command is not operating, DMFK Command is Note: Each Command Information (Information Details are shown in [CM-C]) MODE CONDITIONS Tracking Servo OFF AFCS = L Tracking Servo ON | DATA | R1 | R2 | R3 | R4 | |------|-------|------|-------|------| | D3 | ATTC | MCG | 1 | ESGL | | D2 | MUTC | FSPS | APCG1 | ESGM | | D1 | HOSTP | DtV+ | APCG2 | 1 | | D0 | GUPCL | DIV- | WSEG | DMG | The system is designed so that the AFC and APC information needed for the Disc Motor is acquired from the Preservo Mode and Main Servo Mode which are divided on the CLV Servo Board Actual operation/timing examples shown in Diagrams $7-12 \sim 14$ DMON OUTPUT DMG DATA VREF Fixed 1 HiZ 0 VAEF Fixed ## CIRCUIT DESCRIPTION Diagram 7-12 CLV Servo Timing Example 1 (During DMS Command Input) Diagram 7-13 CLV Servo Timing Example 2 (DMFK Command Input) Diagram 7-13 CLV Servo Timing Example 3 (DMBK Command Input) The following is an explanation of the Pre Servo Mode and the Main Servo Concept. Details about the CLV Servo Operations will be explained in Items 1) ~ 4) about AFCS, AFC, APC and Brake Cancel Signal Producing Circuits. #### Pre Servo Mode When the DMSV Command (CLV Servo ON) is input, after the Focus has be achieved, the Disc Motor will start to revolve. Pre Servo Mode takes the turning speed (Frequency Range) to within the Digital PLL Capture Range (about ±1%) #### Main Servo Mode When the NKICO Command (Play Command) is input, after the tracking gain adjustment is complete with the Pre Servo Mode conditions, both the Tracking Servo and Feed Motor Servo come ON. When the Tracking Servo comes ON, the Synchronized Division Circuit will start and the AFCS will switch from "H" to "L" level, thus going into Main Servo Mode DMFC OUTPUT Outout AFC2 Circuit ON PWM Output (AFC1 Circuit ON) DMPC OUTPUT Double value output "H" or "L" Phase Polar Info Tri-state Output NOTES During Input of During Input of NKICO Command (Play Command) 1 DMSV Command 2 DMFK Command 3 DMBK Command MODE DIVISION Pre Servo Main Servo #### 1) AFCS Signal Producing Circuit AFCS is the switch to Servo Mode. When the AFCS receives the FSPS for the SPDA pin of the TC9201BF or the SETRO Command from the CPU is input, the Mode is switched. Also, the FSPS Signal informs whether the Synchronized Division Circuit is in operation thus turning the Tracking Servo ON and if the EFM Signal has Phase Locked, it will maintain an "L" level. The conditions for AFCS to switch between "H" and "L" level are shown in Chart 7-3. | Conditions for AFCS to switch from "H" to "L" | Conditions for AFCS to switch from "L" to "H" | |-----------------------------------------------|-----------------------------------------------| | When FSPS "L" level continues for 16 frames | When FSPS "H" level continues for 64 frames | Chart 7-3 AFCS Switch Conditions #### 2) AFC Signal Producing Circuit The use of either AFC1 or AFC2 Circuits is decided in Main Servo and Pre Servo Mode. Each mode detects the Frequency Control Signal (AFC) required, as a result of this detection, outputs the PWM wave from the DMFC pin. This PWM wave controls the Disc Motor speed. The following explains the AFC1 and AFC2 Circuits operations 1 AFC1 Circuit: (Main Servo Mode, AFCS = L, Synchronized Division Circuit is in operation) The AFC1 Circuit divides the PFCK\_(Play Mode 7.35 MHz) by four, and uses this frequency content to detect the X'tal 2.1168 MHz. When the Disc Motor is correctly locked, PFCK/4 = 1152 Clock. The system is designed to keep the Frequency Control Range within about $\pm 5\%$ in TC9201BF. As shown in Diagram 7-16, in the Frequency Content Detection Circuit, the PFCK/4 (Disc Motor Frequency Information) frequency content is passed to a PWM wave that has 7-bit resolution and then output through the DMFC nin Here, the DMFC pin output consists of three values, VDD2 (2VREF), VSS(0 V) and VREF (+2.2 V). (Brake Torque applied) FAST ← Motor Revolution → SLOW (Speed-up Torque applied) Diagram 7-15 CLV Servo Frequency Control Range # **CIRCUIT DESCRIPTION** 2 AFC2 Circuit: (Pre Servo Mode, AFCS = H, Synchronized Division Circuit is not in operation) The AFC2 Circuit uses X'tal 8.4672 MHz from Tmax (Longest Inverse Level Value) from the EFM. When one clock (4.3218 MHz) is equal to 1T, during Disc Motor Correct Revolution, the Frame Synchronizing Pattern is 11T + 11T = 22T. This is Tmax (Longest Inverse Level Value) When Tmax is used with X'tal 8.4672 MHz to detect, 22T is equivalent to 43 Clock. When the Detection Result is more than 43, "Disc Motor Revolution Speed SLOW", and when less than 43, "Disc Revolution Speed FAST" is the information passed on. During Pre Servo Mode, Tmax Q is directly output from the DMPC pin while the 7-bit resolution of the PWM wave is output from the DMFC pin at the same time. Here, the DMFC pin output consists of three values, VDD2 (2VREF), VSS (0 V) and VREF (+2.2 V). Diagram 7-16 AFC Signal Producing Circuit Block Diagram #### 3) APC Signal Producing Circuit This circuit only moves with the Main Servo where the produced APC signal is output in Tri-state from the DMPC pin to control the speed of the Disc Motor. The APC Signal is the Phase Differential Information of the N Division Signal and the X'tal Signal produced from the Reference Frequency Signal (X'tal Division 7.35 kHz). This Phase Differential Information is output from the DMPC pin. Therefore, as shown in Diagram 7-17, when the PFCK/N is delayed in reference to XFS/N, "H" level is output, and when faster, "L" level is output. N Division is the data from APCG1 and G2 (set by the SETR1 Command) and can be selected in four values. Select the most accurate value for the CLV Servo from the operation results. Also, XFS is a division of 2.1168 MHz by 288 times and is controlled to within $\pm 1$ with the two data outputs from DIV+ and DIV— DIV+ and DIV— (Output from the SPDA pin) are the Buffer Memory Status Signals of the external RAM of TC9200BF. The Disc Motor Jitter is corrected and the most accurate conditions is taken to the Buffer here. Diagram 7-17 APC Signal Output Timing | APCG 1 APCG 2 | | N | Phase Comparison Frequency | | | |---------------|---|----|----------------------------|--|--| | 0 | 0 | 6 | 1225 Hz | | | | 1 | 0 | 8 | 919 Hz | | | | 0 | 1 | 12 | 613 Hz | | | | 1 | 1 | 16 | 459 Hz | | | | DIV+ | DIV- | Division<br>Comparison | Disc Motor Revolutions | | |------|------|------------------------|-------------------------------------------|--| | 0 | 0 | 1/288 | | | | 1 | 0 | 1/287 | Disc Motor Revolution will become faster. | | | 0 | 1 | 1/289 | Disc Motor Revolution will become slower. | | | 1 | 1 | 1/288 | | | Note: DIV+ and DIV -- can also be input with the SETRO Command from the CPU. #### 4) Brake Cancel Signal Producing Circuit When the DMBR Command is input from the CPU, "L" level becomes fixed from the DMFC pin output and the Disc Motor will be braked. After braking and the Disc Motor revolution speed is slowed, this is detected and the Brake Cancel Signal, BRKR ("H" level), is emitted. The BRKR emission condition is when the ELM Signal Period continues for 512 periods and more than 22T (about 200 kHz) must be achieved. BRKR emission is checked through BUSO line with the input of the STRD Read Command from the CPU. # CIRCUIT DESCRIPTION #### • Focus/Tracking Servo Circuit Basically, TA8101N operates the Three-Beam Pick-up Detection Signal AMP and TC9201BF does all the control of the Focus/Tracking Servo and Tracking Search. #### 1) Servo Status Signal Processor The Servo Status Signal Processor is constructed of five blocks, as shown in Diagram 7-18, and basically functions as the emitter of the Focus/Tracking Servo and Tracking Search control and status signal. TC9201BF operates the Focus/Tracking and Tracking Search with the four signals, FE, TE, SBAD and RFRP, input from TA8101N. The AD Convertion Block, as shown in Diagram 7-18, takes the four signals that are input after passing through the TA8101N internal comparator and passed through the TC9201BF internal 5-bit Up/Down Counter, 5-bit DA Converter, which make up a demodulation loop. This construction is thus a Follow-up Comparison Type 5-bit AD Conversion Circuit. This AD converted data is used for internal digital signal processing. Diagram 7-18 Servo Status Signal Processor Block Construction By using the TA8101N Comparator Output ZC1 and ZC2, the Up/Down Counter, UD1 and UD2, controls at about 500 kHz with (10000)<sub>2</sub> as the center is divided into 32 levels. Then a 0—VREF (+2.2 V) voltage range is emitted from the 5-bit DA Converter Output ZC1 and ZC2 (See Diagram 7-19) The internal digital signals processed are not the actual data that has been AD converted but a four-sample average data. The reason for this is that, when using a Follow-up Comparison AD Converter, the Up/Down Counter is constantly moving back and forth between +1 and -1 which makes it difficult to use this data as it is. The converted data also includes noise, which needs to be taken out. This sampling method therefore takes out the high range noise content. Also, the Operation Processing Block receives data through the two AD Converters and operation processes them in the ALU (Operation Unit) and thus emits the required signals for Focus/Tracking Control. The data calculated in the Operation Processing Block is passed through the Level Check Block where this input data is continuously being detected. The aquired Detection Result is transferred to the Focus/Tracking Servo and Tracking Search Block. Diagram 7-19 Data Division Details during AD Conversion # **CIRCUIT DESCRIPTION** #### 2) Focus/Tracking Servo System Focus/Tracking Servo and Tracking Search system operations are actually divided into modes, as shown in Chart 7-4. Operations are done with a 2 MHz System Lock with four clocks per mode. | SEL PIN | SYSTEM MODE DIVISION | MONITOR SIGNAL | | OPERATION DETAILS | | |---------|---------------------------------------|----------------|------|------------------------------------------------------------------|--| | OUTPUT | STSTEM MODE DIVISION | ŲD1 | UD2 | OF ENATION DETAILS | | | н | Focus Gain Adjustment<br>Focus Search | FE | SBAD | Focus Gain Adjustment Focus Search, FOK (Focus ON) Detection | | | L | Tracking Gain<br>Adjustment | TE | RERP | Tracking Gain Adjustment<br>RFRP Slice Level Calculations Output | | | HiZ | Non-Play<br>Normal Play | TE | SBAD | Scratch and Shock Detection<br>FOK (Focus ON) Detection | | | L | Special Play | ΤE | RERP | Shock Detection<br>RF Zero Cross Detection | | | L | L Tracking Search | | 1 | Tracking Search | | Chart 7-4 Focus/Tracking Servo Mode Division Note #1: TC9201BF determines the information input from TA8101N with the SEL Output Signal The four signals, FE (Focus Error), TE (Tracking Error), SBAD (Sub-beam Summing) and RFRP (RF Ripple) are divided into three by the SEL Output Signal. Note #2: Non-Play is the condition in which eventhough the DMSV Command (CLV Servo ON) is set, Tracking is OFF (Detailed explanation excluded). Note #3: Special Play is the condition after Tracking Search is complete and the next mode. Detailed explanation is done in the Tracking Search System. The Focus/Tracking System is operated in accordance to the CPU Process Flow Chart on Page 79. Starting with the Focus Gain System, the operation explanations of the systems in order are in the following. # CIRCUIT DESCRIPTION #### (1) Focus Gain Adjustment (FGA) System Diagram 7-20 System Construction Diagram - Correlation Pins: FKIC, FEL1, FEL2, SEL - Commands: FGASS(88xx), FGASR(89xx) - FGASET(8Axx) - Write Command (CM-A) - Command Reception Conditions: LDON(84xx) Command Set Diagram 7-21 Timing Chart (1) # **DP-3010** # CIRCUIT DESCRIPTION By switching the two analog switches (FEL1 and 2) ON/OFF, the Focus Gain Adjustment System fixes the gain from the Focus Servo Open Loop and corrects the Pick-up and Disc dispersion. The three commands, FGASS, FGASR and FGASET are used here. The FGASS command is the electrical value of VDD2 from the FKIC pin and the FGASR command is the VSS electrical value. The Focus Actuator is moved vertically(moving the lense farther from and closer to the Disc). During the input of these commands, FEL1 and 2 forcefully made the VREF electrical value (with the least gain possible), and also the SEL pin becomes "H" level. When the SEL pin = "H", the Observation Signal from the Servo IC, TA8101N, is input in which the ZCL1 side is an FE signal and the ZCL2 side is the SBAD signal. Also, when FGASS and FGASR commands are input, ZCL1 side FE signal will go into Peak Data Hold Mode. The FGASET command determines the Peak Data Decoding Result to set FEL1 and 2. By using FEL1 and 2, the amplitude of FEI is adjusted to about 0.8 Vp-p. At this time the SEL pin will maintain an "H" level where the FKIC pin will maintain HiZ (operation completed) information. The intervals and number of times of FGASS and FGASR commands is set by the CPU and the FGSET command is output once. | BCD | Peak Data | FEL 1 | FEL 2 | |-----|-----------|-------|-------| | 10 | 10000 | 0 | . 0 | | 11 | 10001 | 0 | 0 | | 12 | 10010 | 0 | 0 | | 13 | 10011 | 0 | . 0 | | 14 | 10100 | 0 | 0 | | 15 | 10101 | 0 | 0 | | 16 | 10110 | 0 | 0 | | 17 | 10111 | 1 | 0 | | 18 | 11000 | 1 | 0 | | 19 | 11001 | 0 | 1 | | 1A | 11010 | 0 | 1 | | 1B | 11011 | 1 | 1 | | 1C | 11100 | 1 | : 1 | | 1D. | 11101 | 1 | 1 | | 1E | 11110 | 1 | 1 | | 1F | 11111 | 1 | 1 | $0. FEL = Hi\,Z - 1. FEL = V_{REF}$ Chart 7-5 FE Signal Peak Data Code Chart CIRCUIT DESCRIPTION Diagram 7-22 System Construction Diagram Correlation Pins: FCSI, FBRK, SEL Commands: SDSET (80xx), FORST (8Fxx), STRD (1), FOSET (8Exx) FOCUS (9AF, F<sub>2</sub>) F1: FS Resistor Data F2: FCOK Resister Data Command Reception Conditions: LDON(84xx) Command Set The Focus Search System detects the cross over point of the laser beam from the Pick-up and the Disc and turns the Focus Servo ON at this point. The following explains about Focus Search Operations (refer to Page 81, (c) CPU Process Flow Chart of Focus Search Method) - 1 During Focus OFF (possible with the Laser Diode ON/OFF) the SBAD Data is read by the SDSET command to the internal resister. The Read Level is to be SBOFF - 2 Input the FOSET or FORST command and set the FOSI pin to "H" or "L" level. - 3 With the FCSI Output Pin Level, the direction of current is designated to the Focus Coil, while at the same time the lense starts to move. The FE Signal of ZCL1 starts to change in accordance to the Timing Chart. - 4 When the FE Signal surpasses the F1 Level, this means the Cross Over Point is near. Here the Focus Servo ON goes into Stand-by. At the same time, FBRK Signal goes from a HiZ condition to the opposite level signal output of the FCSI pin output. This FBRK is used as the Brake Signal and at the point of stabilization, the Focus Servo is turned ON. - 5 Next the Zero Cross Point of the FE Signal is detected. This point is the Cross Over Point so the Servo is turned ON here. Also. FOK is selected after judging whether Focus has been achieved with the SBAD Signal Level. The above was the Focus Search operations. The following are the internal judgement conditions as to whether Focus has been achieved or not. Focus ON/OFF Judgement Conditions Focus OFF → ON Judgement Conditions (Example: during POWER ON) TNG ≥ 8 ms: Judged to be Focus OFF $\rightarrow$ FOK = H SEL pin: HiZ held Tok ≥ 24 ms: Judged to be Focus ON $\rightarrow$ FOK = H SEL pin: HiZ held Focus ON → OFF Judgement Conditions • TNG ≥ 64 ms: Judge to be Focus OFF FOK = H → L SEL pin: HiZ → "H" level Note #1: Tok: I SBAD - SBOFF I $\ge$ F2 level maintained period (SBOFF is the SBAD data during SDSET command input) TNG: ISBAD-SBOFFI < F2 level period Note #2: The system is designed to take the safe side in case of external disturbance in considering Focus ON — OFF or Focus OFF — ON conditions. ### CIRCUIT DESCRIPTION ### (3) Tracking Gain Adjustment (TGA) System Diagram 7-24 System Construction Diagram Correlation Pins: TKIC, TEL1, TEL2, SEL Commands: TGASS (8Dxx), TGASR (8Cxx). TGASET (8Bxx) Write Command (CM-A) Command Reception Conditions: DMSV (86xx) Command Set (FOK = To be H → Focus ON) Diagram 7-25 Timing Chart (3) By switching the two analog switches (TEL1 and 2) ON/OFF, by fixing the gain from the Tracking Servo Open Loop the Tracking Gain Adjustment System will take the Shock and Defect Detection Selectivity to be done equally (Tracking Error Signal Amplitude is fixed). Also to aquire the Zero Cross Timing of the RF Signal (needed information during Tracking Search) the Slice Level is calculated. The three command used are TGASS, TGASR and TGASET. The TGASS command is the electrical value of VDD2 from the FKIC pin and the TGASR command is the VSS electrical value. This means the Tracking Actuator is moved around internally and externally. During the input of these two commands, TEL1 and 2 are forcefully set to HiZ while the SEL pin is "L" level. When the SEL pin = "L", the Observation Signal from the Servo IC, TA8101N, is input in which the ZCL1 side is a TE signal and the ZCL2 side is the RFRP signal. When TGASS and TGASR commands are input, the TE signal of the ZCL1 side is put into Peak Data Hold Mode and when TGASET command is input, the Peak Data is decoded and set to TEL1 and 2. TEL1 and 2 go on to be used, as shown in the System Construction Diagram (Diagram 7-24), to adjust the TSO amplitude to about 0.8 Vp-p. The intervals and number of times of TGASS and TGASR commands is set by the CPU and the TGASET command is output once. Note: When the Tracking Gain Adjustment System is run, it is taken for granted that the CLV Servo is in operation when the DMSV command is input. > The reason for this is that during Tracking Gain Adjustment, the RFRP signal is used to observe the Focus condition. For further information about Tracking Search Operations, refer to Page 81, (d) CPU Process Flow Chart of Focus Search Method. | BCD | Peak Data | TEL 1 | TEL 2 | |-----|-----------|-------|--------| | 10 | 10000 | 1 | 1 | | 11 | 10001 | 1 | 1 | | 12 | 10010 | 1 | 1 | | 13 | 10011 | 1 | 1 | | 14 | 10100 | 1 | 1 | | 15 | 10101 | 1 | 1 | | 16 | 10110 | 0 | 1 | | 17 | 10111 | . 0 | 1 | | 18 | 11000 | 1 | 0 | | 19 | 11001 | 1 | 0 | | 1A | 11010 | 0 | 0 | | 1B | 11011 | 0 | 0 | | 1C | 11100 | 0 | 0 | | 1D | 11101 | . 0 | 0 | | 1E | 11110 | 0 | 0 | | 1F | 11111 | 0 | 0 | | | | 0:HiZ | 1:VREF | #### Chart 7-6 TE Signal Peak Hold Data Decode Chart ### CIRCUIT DESCRIPTION Diagram 7-26 SBAD and RFRP Signal Focus ON/OFF Comparison Signal Diagram 7-27 RFRP Signal Output Waveform during Disc Motor Servo ON (DMSV Command Set) ### (4) Tracking Search System Diagram 7-28 System Construction Diagram Correlation Pins: TESH, TEOF, TGUL, TGUH, TKIC, FMGU, FMON, FMFB, SEL SETR2 (9F R<sub>5</sub> R<sub>6</sub>) Commands: Write Command (CM-C) PAUSE (ARS N<sub>1</sub>) FEED (BRs N<sub>2</sub>) NKIC (CRs N<sub>1</sub>) NKICF (DRs N<sub>1</sub>) Write Command CKIC (ERS To Na) CKICF (FRS T<sub>0</sub> N<sub>3</sub>) STRD (1) Command Reception Conditions: DMSV (86xx) Command (FOK is to = H → Focus Note: Each Command Bit Information | Data | R5 | R6 | Rs | Т0 | |------|------|-------|-----|----| | D3 | GUP1 | LDCP | BR | | | D2 | HYS1 | RFRG1 | FGC | _ | | D1 | GUP2 | RFRG2 | TGC | Т | | D0 | HYS2 | FMSS | B/F | T | | N <sub>1</sub> Number of Kick Track 8 bits N <sub>1</sub> Track Kick | |----------------------------------------------------------------------| | Amount '0 ~ 255) | | N <sub>2</sub> Number of Kick Track 8 bits 64 × N2 Track | | Kick Amount (0 ~ 16320) | | N <sub>1</sub> Number of Kick Track 4 bits N1 Track Kick | | Amount 0 ~ 15) | | TKick Interval 2 bits during CKIC and CKICF | | 162 ms ~ 495 ms) | ### CIRCUIT DESCRIPTION The basic operation of Tracking Search (after Search) are two types, Lense Kick Search (PAUSE, NKIC, NKICF) of the Pick-up and Pick-up Feed Motor Search (FEED). Beside this there is the Continuous Kick Search (CKIC, CKICF) of the Lease Kick that is done periodically. The six types of search just mention are explained in the following. 1 PAUSE.... With the Feed Motor Send OFF, 0 ~ 255 Track Lense Kick > After the Lense Kick operation is complete. the Feed Motor goes from STOP → PAUSE operation .Turn ON Feed Motor Send and Search. 2 FEED.... Send 64 × (0 ~ 255) Tracks 3 NKIC...... With the Feed Motor Send OFF, 0 $\sim$ 255 Track Lense Kick 4 NKICE.....Turn ON Feed Motor Send and NKIC Search 5 CKIC ..... 0 ~ 15 Track Lense Kick for fixed intervals. --- Fast Forward, Fast Reverse operations 6 CKICF.....Turn ON Feed Motor Send and CKIC Search. The Search System uses the count method of the number of tracks. Search commands such as, whether to apply the brake on the Track Lense Kick operation or not, whether the Search Direction should be Forward (FWD) or Backward (BWD), are selected in the 4 bit C3 ~ CO of CM-D. For details, refer to Control Command (3) Write Command CM-D. The basic Tracking Search Operations are shown in the Tracking Search Timing Chart, Examples 1 ~ 8, but for the Correlated Pin Operation, see the following. SEL Pin: As soons as search is complete. changes to "L" level, and switched to the TE and RFRP Signals input from TA8101N. As soon as this search is complete, returns level to HiZ. Only in the case that the bit data from HYS2 (see CM-C STR2 for details) in hysterisis operation, the "L" level is held for 2 - 3 ms careful polarity. with after search completion. • TSO Pin: During Forward Directional Search, the TE Signal becomes positive (+) polarity thus changing the Error Signal. During Backward Directional Search, the TE Signal becomes negative (-) polarity thus changing the Error Signal. ZCL1 Pin: During search this has a fixed output of VREF/2 (Digital Data = 10000). While= "L" level, the RFRP Signal is ZCL2 Pin: TKIC Pin: During PAUSE, NKIC, NKICF commands (a) When in FWD Search, VD02 output When in BWD Search, VSS output is fixed When BR bit data = 0 in (a) and (b). and when half the designated number of tracks, N<sub>1</sub>/2 (When N<sub>1</sub> is an odd number, the Track OFF Point) is traversed, the TKIC pin be- comes HiZ. (d) When BR bit data = 1 in (a) and (b). and when half the designated number of tracks, N<sub>1</sub>/2 (When N<sub>1</sub> is an odd number, the Track OFF Point) is traversed, the TKIC pin will output the opposite electrical value (Brake Pulse) and then change to HiZ after search is complete. During FEED command input: The TKIC pin is HiZ. TESH Pin: **During Normal Play** Is shorted with the TEOF pin and the Tracking Servo Signal is received from TA8101N. During Search The TESH pin is HiZ. During Special Play (2 ~ 3 ms period after completion of search) When the RFRP signal is smaller than the Slice Level, then HiZ. This means that this pin will have hys- teresis characteristics. • TEOF Pin: **During Normal Play** Is shorted with the TESH pin. During Search VREF fixed output. • TGUL/H Pin: During Normal Play and Search VREF fixed output. (Set to the lower gain side) **During Special Play** GUP2 bit data = 1 set → HiZ (Gain GUP2 bit data = 0 set → VREF fixed output. FMON Pin: During Normal Play . . . HiZ During NKIC and CKIC command input FMSS bit data = 1 set → HiZ (The Lense Kick Signal is impressed on the Feed Motor.) FMSS bit data = 0 set → VREF fixed output. (Feed Motor STOP) During PAUSE command input After the Lense Kick operation is complete the FMON pin is hold VREF (Feed motor stop) to next (CM-D) Search Command input. During NKICF, CKICF and FEED Com- mand input VREF fixed output. FMFB Pin: During Normal Play ... HiZ During NKICF, CKICF and FEED command input (a) When in FWD Search . . . VDD2 is fixed. (b) When in BWD Search . . . Vss is fixed. (c) When BR bit data = 0 in (a) and (b) (No brake) and the designated number of tracks, N<sub>1</sub> is traversed, the FMFB pin becomes HiZ. (d) When BR bit data = 1 in (a) and (b)(with brake) and the designated number of tracks, N<sub>1</sub> is traversed, the FMFB pin will output the opposite electrical value (Brake Pulse) and then change to HiZ after search is complete. • FMGU Pin: See CM-D Write Command for details. The above are the details for the Correlation Pins. When concidering the system the most important items will be the gain of the Tracking Servo AMP selection (TGUL/H pin Also when using any of the Search Commands and operating the kick in FWD, the TKIC pin will be VDD2. For this, the polarity signal of the TSO pin will have to be changed from "+" to match that of the Tracking Error Vol- ### CIRCUIT DESCRIPTION #### (5) Normal Play Defect/Shock Detection System Diagram 7-29 System Construction Diagram Correlation Pins: Commands: TESH, TGUL, TGUH, DFCT, FMGU, SEL SETRO (98 R1 R2). SRCK (99 CK X). DEFECT-I (9B N TN), DEFECT-II (9CM TM), SHOCK (9 DL TL), SETR2 (9F Rs R<sub>6</sub>), NKIC (CRs 00), NKICF (DRs 00) Command Reception Conditions: DMSV(84xx) Command (FOK is to be $= H \rightarrow$ Focus ON) Note: Each Command Bit Information (for details see Write Command CM-C and CM-D.) | Data | R1 | R2 | R5 | R6 | Rs | |------|-------|-------|------|-------|-----| | D3 | ATTC | MCG | GUP1 | LDCP | BR | | D2 | MUTC | FSPS | HYS1 | RFRG1 | FGC | | DI | HOSTP | DIV + | GUP2 | RFRG2 | TGC | | D0 | GUPCL | DIV - | HYS2 | FMSS | B/F | | CK 4 bit data | Tracking | Error | Signal | and | |-----------------------|-------------|---------|-----------|-------| | | Through F | | - | | | N. M. L 4 bit data | Defect/Sh | ock De | tection S | ensi- | | | tivity Leve | el | | | | TN, TM, TL 4 bit data | Pulse [ | Delay | Timer | for | | | Defect/Sh | ock Det | tection | | In Normal Play, TC9201BF receives from TA8101N the TE Signal from the ZCL1 pin and the SBAD Signal from ZCL2 the pin. — AD Conversion. With the input of the CM-D Search Command NKIC(00) or NKICF(00), Normal Play is put into operation. This is 0 Tracking Search. At this time, the TE and SBAD Signals have already been Through Rate controlled. By comparing the data that has been Through Rate controlled and that that has been not, Defect Detection and CD Player System Shock Detection is executed. The following explains about the defects, DFCT1 and DFCT2. - (a) DFCT1 → Black Dot at Read Out Side Defect Detection - (b) DFCT2 Interuption in Information Layer Defect The following explains about Defect and Shock Detection operations. I) DFCT1 Detection: In the TE Signal of TC9201BF, when the absolute value of the difference between the TE and TESR (Through Rate Controll Signals surpasses N level (DEFECT-I Command Selection), the Defect Detection Signal, DFCT1, is emitted internally. The DFCT pin is then switched from HiZ to VREF (See Diagram 7-30). At this time, the SRCK data is set by the SRCK command. It is possible to adjust the Through Rate Clock in 15 stages (about 500 kHz $\times$ 0 $\sim$ 15 CK). After the completion of Defect Detection, the Pulse Delay can be adjusted in 15 stages with about 0.062ms as one unit of TN data. II) DFCT2 Detection: In the SB Signal, when the absolute value of the difference between the SB and SBSR (Through Rate Control) Signals surpasses M level (DEFECT-II Command Selection), the Defect Detection Signal DFCT2, is emitted in the same way as DFCT1. The DFCT pin is then switched from HiZ to VREF (See Diagram 7-30). At this time, SRCK is about 2.1 kHz. After the completion of Defect Detection, the Pulse Delay can be adjusted in 15 stages with about 0.062ms as one unit of TM data. #### III) SHOCK Detection In the TE Signal, when the TESR Signal surpasses the $\pm L$ level in reference to VREF (10000 reference level at $\pm 2.2$ VI. a "SHOCK" occurs, at the same time the Shock Detection Pulse is emitted. In Shock Detection, it is possible to control whether to use the Detection Results or not by switching the GUP1 or HYS1 from 1 or 0 as shown in the Timing Charts in Diagrams 7-31 and 32. - GUP1: When "1" during Shock Detection in Play, the Tracking Servo is gained up. - HYS1: When "1" during Shock Detection in Play, the Tracking Signal will have hysterisis characteristics. - GUPCL: When "1" at the same time a defect is detected, the shock detected is void (DFCT = DFCT1 + DFCT2) - → Shock Detection Reset, Defect Detection Priority Operation Make the final decision for the details of items I $\sim$ III using the result of system consideration. The same goes for the usage of the TGUL, TGUH and DFCT pins. ### **CIRCUIT DESCRIPTION** | Da | ta | | | | | | |------------------|--------|----------|-----------|-----------|-----------|--| | Hexa-<br>decimal | Binary | Cx (kHz) | Tn (msec) | TM (msec) | TL (msec) | | | 0 | 0000 | _ | | _ | _ | | | 1 | 0001 | 260 | 0.060 | 0.060 | 0.97 | | | 2 | 0010 | 176 | 0.121 | 0.121 | 1.93 | | | 3 | 0011 | 132 | 0.181 | 0.181 | 2.90 | | | 4 | 0100 | 106 | 0.242 | 0.242 | 3.87 | | | 5 | 0101 | 88.2 | 0.302 | 0.302 | 4.84 | | | 6 | 0110 | 75.6 | 0.363 | 0.363 | 5.80 | | | 7 | 0111 | 66.2 | 0.423 | 0.423 | 6.77 | | | 8 | 1000 | 58.8 | 0.484 | 0.484 | 7.74 | | | 9 | 1001 | 52.9 | 0.544 | 0.544 | 8.71 | | | Α | 1010 | 48.1 | 0.605 | 0.605 | 9.67 | | | В | 1011 | 44.1 | 0.665 | 0.665 | 10.64 | | | C | 1100 | 40.7 | 0.726 | 0.726 | 11.61 | | | D | 1101 | 37.8 | 0.786 | 0.786 | 12.58 | | | E | 1110 | 35.3 | 0.847 | 0.847 | 13.54 | | | F | 1111 | 33.1 | 0.907 | 0.907 | 14.51 | | Note: DEFECT-I and DEFECT-If data are set with the Shock Chart 7-7 TN, TM, TL, Relation between Data and Setting Points ## DP-3010 ### CIRCUIT DESCRIPTION NKIC(C400) AND NKICF(D400) Search Command Set GUP1 Bit Data = 1 HYS1 Bit Data = 0 FGC Bit Data = 1 TGC Bit Data = 0 NKIC(C000) AND NKICF(D000) Search Command Set GUP1 Bit Data = 0 TGC Bit Data = 0 HYS1 Bit Data = 1 FGC Bit Data = 0 Note: In Normal Play Mode, the SEL pin will become "L" level during hysterisis operation (HYS1 bit date = 1) ### CIRCUIT DESCRIPTION #### Sub-code Q Receiving (RAM Control) Circuit SO, S1, SUBQ, and SBOK Signals are transfered from TC9200BF. In the Sub-code Q Data Receiving Circuit, the Sub-code Sychronizing Signal, SO and S1, sychronize with the TC9201BF internal RAM Control Circuit to receive the 80 bit Sub-code Q Data into the internal RAM (4 bits × 20 words × 2 blocks). The CPU checks the TC9201BF internal conditions and if Read Enable, the Read Command (STRD) is input. In response to this, TC9201BF sends the 4 bits with 20 words for a total of 80 bits to the CPU through BUS 3 $\sim$ 0. The steps for this operation are explained in the following in reference to the N Block for Sub-code Q Data in the Timing Chart of Diagram 7-32. Diagram 7-33 Sub-code Q Data Receiving Circuit Construction - 1 Synchronized to the RAM Control Circuit in the N Block S0 and S1. - 2 The Sub-code Q Data that has been synchronized to the trailing edge of PECK (Play Mode 7.35 kHz), is output through the SUBQ pin in serial bit form of 96 bits (80 bits, data + 16 bits, CRCC). Of the 96 bits, only 80 bits are written into the internal RAM. - 3 Confirm that SBOK is "H" level during (N+1) Block Data Input and set QDRE (Sub-Code Q Data Read Enable) Signal to "L" level (Read Enable). At this time, 4 bits (1 word) of Q data is preset to the internal resistor, and then the DA/CO line is switched to "L" level. - 4 The CPU confirms whether Sub-code Q is in a Read Enable Condition. Confirmation is done by checking the DA/CO and BUS2 (QDRE Signal Monitor Line) lines in idle Mode, and the input of the STRD Read Command in those not it Idle Mode and checking each BUS2 (QDRE Signal Monitor Line) lines. - 5 If QDRE = "L" level then it is possible to read the Q Data into the CPU. The Read Command SQRD is input and 20 words (1 word = 4 bits) or 80 bits will be transfered to the CPU through BUS 3 ~ 0 with the timing shown in Diagram 7-35. Diagram 7-34 Sub-code Q Data Reception Timing Chart The above mentions were the steps in transfering of the Subcode Q Data to the CPU. Also, the internal RAM divides the 80 bits into two blocks, A and B. This is to make it possible to write the Sub-code Q Data from TC9200BF and to read this to the CPU at the same time, individually. In other words, writing to A block while reading B block and visa versa is switched internally. The QDRE Signal "L" level interval (Read Enable) is about 80 frames (about 10ms). Also when the SQRD command is input, 20 words of Q data are read while QDRE becomes "H" level. While Tracking Search is in operation, the QDRE Signal will not be set (to "L" level). Diagram 7-35 Sub-code Q Data Read Process Timing Chart ### CIRCUIT DESCRIPTION #### Data Processor Interface Circuit #### 1) Control Data (SCDA) Output Circuit The information needed for internal processing in TC9200BF are serial output from the SCDA pin of TC9201BF. Each information is selected with the input of SETRO and SETR1 commands, MUT ON/OFF and ATT ON/OFF commands from the CPU. Data output, in reference with the trailing edge of COFS, the Revison Mode Frame Synchronizing Signal, is continuously being transfered to TC9200BF #### Control Data Details ATT: -12 dB attenuation command ("L" for Attenuation ON) Control is possible of the ATT ON/OFF with the SETRO command (ATTC) Forceful Muting Command ("L" for Muting MUTI: Control of MUT ON/OFF is possible MUTC: Internal Muting Control Command ("L" for Mutina STOP) HOSTP: Correction Operation Stop Command ("L" for Correction Operation STOP) Control of MUTC and HOSTP is possible with the SERTO command. ESGM, ESGL, WSEG: Control of the Selection Signal of the Frame Synchronizing Signal Compensation Circuit Correlation is possible with the SETR1 command. Diagram 7-36 Control Data Output Timing #### 2) Processer Status Data (SPDA) Input Circuit Required information is serial input from the SPDA pin for the TC9200BF Status Data Each data input, in reference with the trailing edge of COFS, the Revison Mode Frame Synchronizing Signal, is continuously being transfered from TC9200BF. Only three of the internal data of TC9201BF, FSPS, DIV+ and DIV - are used. Processer Status Data Details Synchronized Status Flag ("L" for synchro- nized condition) DIV+, DIV-: Disc Motor Control Signal Note: For other data, see TC9200BF Technical Infor- mation of Page 40. Diagram 7-37 Processer Status Data Input Timing #### • CPU PROCESS FLOW CHART #### CPU Processing during POWER ON (Command Input Example) For Data Set, Focus Gain Adjustment, Focus Search and Tracking Gain Methods details see (a) — (b). ## **CIRCUIT DESCRIPTION** #### (a) Data Set Method (internal resister set example) | ATTC | MUTC | HOST | P GUPCL | MCG | FSPS | DIV+ | DIV- | |------|------|------|---------|-----|------|------|------| | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | SRCL Resister = 8 set FS Resister = 5 set, FCOK Resister = 3 set N Resister = 7 set, TN Resister = 4 set M Resister = 4 set, TM Resister = 3 set L Resister = 7 set, TL Resister = 4 set | 1 | Α | .PCG | 1 A | PCG | 2 | WSEG | ESGL | ESGM | 1 | i DM | 1G | |---|---|------|-----|-----|---|------|------|------|---|------|----| | 1 | i | 0 | - | 0 | 1 | 1 | 1 | 0 | 1 | . 0 | ) | | GUP 1 | HYS 1 | GUP | 2 | HYS 2 | LDCP | RFRG | 1 | RFRG | 2 | FMSS | |-------|-------|-----|---|-------|------|------|---|------|-----|------| | 1 | 0 | 1 | | 1 | 0 | . 1 | 1 | 1 | - 1 | 0 | #### (b) Focus Gain Adjustment Method Set SBAD data to internal resister during Focus OFF (Information needed to judge Focus ON) Turn Laser Diode ON FKIC Output Pin is "H" Focus Actuator Drive FKIC Output Pin is "L" Focus Actuator Drive Decode the Peak Hold Data of the Focus Error Signal to set FEL1 and 2 (c) / Focus Search Method (d) Tracking Gain Adjustment Method ### **CIRCUIT DESCRIPTION** #### 2)/ Stop Key Process #### 3) Processing for malfunctions . (Example 1) LD turned OFF with LD OFF Command. This command stops the Disc Motor. (Example 2) When the FOK switches to "L" (Focus OFF Condition) in Play, the Disc Motor is stopped. Play REOPEN Method DP-3010 DP-3010 ## **CIRCUIT DESCRIPTION** ### 8. Digital Filter PD0036(X32-1400-10:IC10) ### 8-1. Functional Explanation - Input Data Two complements, MSB First - Output Data Two complements, MSB First TTL Compatible Jitter Free #### 8-2. PIN CONFIGURATION #### 8-3. BLOCK DIAGRAM ### **CIRCUIT DESCRIPTION** ### 8-4. FILTER CHARACTERISTICS Eight times Over Sampling Filter 176.4kHz Frequency 0 ~ | CHARACTERISTIC ITEM | PERFORMANCE | |-----------------------|-----------------------| | Pass Band | 0 ~ 20 kHz | | Stop Band | more than 24.1 kHz | | Pass Band Ripple | within -0.02 ±0.01 dB | | Stop Band Attenuation | more than 65 dB | Sampling Frequency fs = 44.1 kHz ## **CIRCUIT DESCRIPTION** # 8-5. INPUT/OUTPUT TIMING INPUT TIMING #### 9. D/A Converter PCM56P-L-1 (X32-1400-10: IC13, 14) ### 9-1. Pin Configuration and Block Diagram ### **OUTPUT TIMING** #### 9.2. Pin Configurations | Pin number | Pin name | Function | |------------|----------|--------------------------------| | 1 | Vcc | Analog Negative Power | | 2 | DIG GND | Digital Ground | | 3 | -VL | Logic Positive Power | | 4 | NC | No Connection | | 5 | CK | Clock Input | | 6 | LED | Latch Enable Control input | | 7 | DATA | Data Input | | 8 | -VL | Logic Negative Power | | 9 | Vou⁺ | Voltage Output | | 10 | RF | Feedback Resister | | 11 | S.J | Summing Junction CP AMP input) | | 12 | AND GND | Analog Ground | | 13 | lou+ | Current Output | | 14 | MSB ADJ | MSB Adjustment | | 15 | V POT | Potentiometer | | 16 | +Vcc | Analog Positive Power | JAPAN MADE # MECHANISM DESCRIPTION JAPAN MADE #### MECHANISM OPERATION EXPLANATION Diagram 1 shows the Mechanism Positions in STOP condition The following will explain the OPEN/CLOSE operations during Disc Loading and Vertical operation of the Pick-up Chasis. Note #1) In the operation explanation OPEN and CLOSE movement are shown as white and black arrows. See the following: Black Arrow: Tray will open in this direction (Tray OPEN) White Arrow: Tray will close in this direction (Tray CLOSE) Note #2) The numbers in the parenthesis after the part names in the following are the reference numbers in the Service Manual. Diagram 1 Tray CLOSE Position # MECHANISM DESCRIPTION JAPAN MADE 1. OPEN/CLOSE Operation of Tray The DC Motor (1) turns the gear (2) that moves the tray in OPEN/CLOSE (3). OPEN/CLOSE is stopped when the latch on the gear turns the rotary switch (4). Diagram 2 Tray OPEN/CLOSE Operations ### 2. Vertical Movement of the Pick-up Chasis Moving together with OPEN/CLOSE, the gear ( ) turn to move the slider ( ). The slide thus moves the Pick-up Chasis in the slots as shown in ( ). 図3 ピックアップシャーシの上下動作 ### **MECHANISM DESCRIPTION JAPAN MADE** ### 3. Gear Setting Position With the Pick-up Chasis is the lower position, set the gear to the position shown in (A). Diagram 4 Gear Setting Position ## **MECHANISM DESCRIPTION SINGAPORE MADE** #### Mechanism Operation Description Fig. 1 shows the relationship of mechanisms in the STOP mode. The OPEN/CLOSE operation of the mechanism and the UP/DOWN operation of the pickup chassis when loading the disc are described below. Note 1: The black arrow (OPEN) and the white arrow (CLOSE) in the operation description have the following Black arrow (OPEN): Tray opening direction (Tray OPEN) White arrow (CLOSE): Tray closing direction (Tray CLOSE) Note 2: Figures in the bracket ( ) in the operation description or accompanied with the part name in the diagram show the reference numbers in the Exploded View. Fig. 1 Tray closed status SINGAPORE MADE By the rotation of the DC motor (1), the drive gear (2) is rotated to provide the tray OPEN/CLOSE operation (3). The tray OPEN/CLOSE operation stops when the protrusion of the drive gear comes into contact with the leaf switch (4). Fig. 2 Tray OPEN/CLOSE operation #### 2. Pickup Chassis UP/DOWN Movement The control cam attached coaxially with the drive gear rotates in response to the tray OPEN/CLOSE operation (§). By this rotation, the protrusion of the pickup chassis moves along the groove of the control cam (§) so that the pickup chassis moves UP and DOWN correspondingly(§). When the pickup chassis ascends fully by the rotation of the control cam in the UP (CLOSE) direction ( (3)), the pickup chassis is locked by the lever ( (3)). When the control cam rotates in the DOWN (OPEN) direction (10), the pickup chassis is unlocked (11). Fig. 3 Pickup chassis UP/DOWN movement ### **ADJUSTMENT** | | | INPUT | OUTPUT | PLAYER | ALIGNMENT | ADJUSTMENT | DIA-<br>GRAM | |-----|----------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | No. | ITEM | SETTINGS | SETTINGS | SETTING | POINTS | METHOD | GRAN | | 1 | Laser Power | - | Place the sensor of<br>the Light Power<br>Meter on the Pick-up<br>Lense | POWER ON while shorting the Test pin to put into Test Mode. Press the Manual S. Key ▶ to move the Pick-up to the periphery. Press the CHECK key to confirm the LD is in operation. Confirm that 03 is displayed. | - | With the power of 0.1 $\sim$ 0.3 mV, the Pick-up is "OK" if the RF level is more than 1.0 Vp-p and TE (Servo OPEN) is more than 0.5 Vp-p in the correct diffraction grid | (a) | | 2 | Tracking Coil DC<br>Offset | - | Connect a DC Voltmeter or an Oscilloscope to both pins of CN6. | Press STOP key.<br>Confirm that the<br>display shows 01. | TRACKING COIL<br>DC OFFSET VR6<br>(X32-1400) | 0±10 mV | (b) | | 3 | Tracking Error<br>Balance | TEST DISC TYPE 4 | Connect an oscilloscope to CH1:RF (X32-1400:CN2-1) and CH2:TE (X32-1400:CN3-3). Note that the GND of the oscilloscope is to be connected to CN3-1 (Vaer). | Press REPEAT and OPEN Tray. Set Disc and push tray in to CLOSE by hand. Press CHECK key and confirm that the display reads 03. | TE·BALANCE<br>VR1 (X32-1400) | Vertically Symmetrical or DC $= 0 \pm 0.05 \text{ V}$ | (c) | | 4 | Focus Error<br>Balance | TEST DISC TYPE 4 | Connect an oscilloscope to CH1:RF (X32-1400:CN2-1) and CH2:TE (X32-1400:CN3-3). Note that the GND of the oscilloscope is to be connected to CN3-1 (VREF). | Press PLAY key and confirm that 05 is displayed. | FE-BALANCE<br>VR4 (X32-1400) | Best Eye Pattern | (d) | | 5 | Focus Gain | TEST DISC TYPE 4<br>Pass a 1.4 kHz 0.5<br>Vrms signal through<br>Pin 2 of<br>CN4(X32-1400) | Connect a LPF to Pin 1 of CN4. Connect this to an oscilloscope or an AC Voltmeter (X32-1400). | Press PLAY key and<br>confirm that 05 is<br>displayed. | FOCUS GAIN<br>VR3 (X32-1400) | 50 mVrms | (e | | 6 | Tracking Gain | TEST DISC TYPE 4 Pass a 1.4 kHz 0.5 Vrms signal through Pin 2 of CN4 (X32-1400). | Connect a LPF to Pin<br>5 of CN4. Connect<br>this to an<br>oscilloscope or an<br>AC Voltmeter<br>(X32-1400). | Press PLAY key and confirm that 05 is displayed. | TRACKING GAIN<br>VR2 (X32-1400) | 50 mVrms | (e | Note: Type 4 Disc - SONY - YEDS-18 Test Disc or the equivalent. ### REGLAGE #### REGLAGES REGLAGES REGLAGE POINTS DIA-METHODE D'AJUSTEMENT N٥ SUJET DE SORTIE DU LECTEUR D' ALIGNEMENT GRAMME D'ENTREE Fournir l'alimentation tout en court-circuitant la broche test pour Avec la puissance 0.1 - 0.3 mV, le entrer en mode test. Placer le détecteur capteur est bon si le niveau HF est Presser la touche du compteur de supérieur à 1,0 Vc-c et TE (servo Manual S. ➤ pour (a) puissance lumineuse Puissance laser déplacer le capteur ouvert) est supérieur à 0,5 Vc-c sur la lentille du dans le réseau de diffraction jusqu'à la périphérie capteur. Presser la touche correct. CHECK pour s'assurer que LD fonctionne. S'assurer que 03 est affiché. VR6 DE Raccorder un Presser la touche DECALAGE CC Décalage CC de voltmetre CC ou un STOP. S'assurer que DE BOBINE $0 \pm 10 \, \text{mV}$ (b) 2 bobine l'affichage indique oscilloscope aux D'ALIGNEMENT d'alignement deux broches de CN6. 01. (X32-1400) Presser REPEAT et Raccorder un oscilloscope à CH1: ouvrir le tiroir. Placer RF (X32-1400: le disque et pousser CN2-1) et CH2: TE le tiroir à la main VR1 de Balance d'erreur DISQUE TEST DE Symétrique verticalement ou (c) (X32-1400: CN3-3). pour le fermer. TE-BALANCE d'alignement TYPE 4 $CC = 0 \pm 0.05 \text{ V}$ Remarquer que GND Presser la touche (X32-1400) de l'oscilloscope doit CHECK et s'assurer être raccordé à que l'affichage CN3-1 (VREF) indique 03. Raccorder un oscilloscope à CH1 RF (X32-1400: CN2-1) et CH2: TE Presser la touche VR4 de Balance d'erreur DISQUE TEST DE (d) (X32-1400: CN3-3). PLAY et s'assurer FE-BALANCE Meilleure forme TYPE 4 de mise au point Remarquer que GND que 05 est affiché. (X32-1400) de l'oscilloscope doit être raccordé à CN3-1 (VREF) DISQUE TEST DE Raccorder un FPB à TYPE 4 la broche 1 de CN4. Presser la touche VR3 de GAIN DE Gain de mise au Passer un signal Raccorder ceci à un 50 mVrms (e) 5 PLAY et s'assurer MISE AU POINT de 1,4 kHz 0,5 Vrms oscilloscope ou à un point que 05 est affiché. (X32-1400) voltmètre CA par la broche 2 de CN4 (X32-1400) (X32-1400) DISQUE TEST DE Raccorder un FPB à TYPE 4 la broche 5 de CN4. Presser la touche VR2 de GAIN PLAY et s'assurer que 05 est affiché. D'ALIGNEMENT (X32-1400) 50 mVrms (e) par la broche 2 de CN4 (X32-1400) (X32-1400) Remarque: Disque de type 4 — Disque test SONY YEDS-18 ou équivalent. Passer un signal de 1,4 kHz 0.5 Vrms Raccorder ceci à un oscilloscope ou à un voltmètre CA Gain d'alignement 6 ### **ABGLEICH** | Nr. | GEGENSTAND | EINGANGS-<br>EINSTELLUNGEN | AUSGANGS-<br>EINSTELLUNGEN | SPIELER-<br>EINSTELLUNG | ABGLEICH-<br>PUNKTE | EINSTELLMETHODE | DIA-<br>GRAMM | |-----|---------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | 1 | Laser-Leistung | - | Den Sensor des<br>Lichtleistungsmeters<br>auf die Abtasterlinse<br>setzen. | Die Spannungs- versorgung einschalten, während der Teststift kurzgeschlossen wird, um den Testmodus zu aktivieren. Die Taste Manual S. ( ) Grücken, um den Abtaster nach außen zu bewegen. Die CHECK-Taste drücken, um sicherzustellen, daß der LD in Betrieb ist. Sicherstellen, daß 03 angezeigt wird. | - | Bei einer Leistung von 0,1 — 0,3 mV ist der Abtaster in Ordnung, wenn der HF-Pegel mehr als 1,0 Vs-s und TE (Servo offen: mehr als 0,5 Vs-s im richtigen Beugungsgitter beträgt | (a) | | 2 | Spurhaltespulen-<br>Gleichstrom-<br>Versatz | - | Ein Gleichstrom-<br>Voltmeter oder ein<br>Oszilloskop an beide<br>Stifte von CN6<br>anschließen. | Die STOP-Taste<br>drücken.<br>Sicherstellen, daß 01<br>angezeigt wird. | SPURHALTE-<br>SPULEN-<br>GLEICHSTROM-<br>VERSATZ VR6<br>(X32-1400) | 0 ± 10 mV | (b) | | 3 | Spurhaltefehler-<br>Balance | TESTOISC TYP 4 | Ein Oszilloskop<br>an CH1: RF<br>(X32-1400: CN2-1)<br>und CH2: TE<br>(X32-1400: CN3-3)<br>anschließen. GND<br>des Oszilloskops<br>muß an CN3-1<br>(VAEE)<br>angeschlossen<br>werden. | REPEAT drücken und<br>Discträger öffnen.<br>Die Disc einsetzen<br>und den Discträger<br>mit der Hand<br>schließen. Die<br>CHECK-Taste<br>drücken und<br>sicherstellen, daß 03<br>angezeigt wird. | TE-BALANCE VR1<br>(X32-1400) | Vertikal symmetrisch ocer Gleichstrom $=0\pm0.05$ V | (c) | | 4 | Fokusfehler-<br>Balance | TESTDISC TYP 4 | Ein Oszilloskop an<br>CH1: RF (X32-1400:<br>CN2-1) und CH2: TE<br>(X32-1400: CN3-3)<br>anschließen. GND<br>des Oszilloskops muß<br>an CN3-1<br>(VAEF)<br>angeschlossen<br>werden. | Die PLAY-Taste<br>drücken und<br>sicherstellen, daß 05<br>angezeigt wird. | FE-BALANCE VR4<br>(X32-1400) | bestes Augenmuster | (d) | | 5 | Fokus-<br>verstärkung | TESTDISK TYP 4<br>Ein Signal von<br>1,4 kHz, 0,5 Vrms<br>durch Stift 2 von<br>CN4 (X32-1400)<br>senden. | Ein TPF an Stift 1<br>von CN4<br>anschließen.<br>Dieses mit einem<br>Oszilloskop oder<br>Wechselstrom-<br>Voltmeter verbinden<br>(X32-1400). | Die PLAY-Taste<br>drücken und<br>sicherstellen, daß 05<br>angezeigt wird. | FOKUS-<br>VERSTÄRKUNG<br>VR3 (X32-1400) | 50 mVrms | (e) | | 6 | Spurhalte-<br>verstärkung | TESTDISC TYP 4 Ein Signal von 1,4 kHz, 0,5 Vrms durch Slift 2 von CN4 (X32-1400) senden. | Ein TPF an Stift 5<br>von CN4<br>anschließen. Dieses<br>mit einem<br>Oszilloskop oder<br>Wechselstrom-<br>Voltmeter verbinden<br>(X32-1400). | Die PLAT-Taste<br>drücken und<br>sicherstellen, daß 05<br>angezeigt wird. | SPURHALTE-<br>VERSTÄRKUNG<br>VR2 (X32-1400) | 50 mVrms | (e) | # DP-3010 ## ADJUSTMENT/REGLAGE/ABGLEICH #### (a) Laser Power #### (e) Focus Gain, Tracking Gain ### **ADJUSTMENT** (2µsec/div) ### **ADJUSTMENT** - The RF and E. Spot Signals during Test Mode (Play). - · When the Diffraction Grid is correctly adjusted, the E. Spot trigger (bump) can be confirmed about 12 µsec after the RF Signal. (Picture 4) CH2 E.Spot 0.1V/div AC Coupling only in CH2 - (c) Tracking Error Balance Adjustment - CH1 RF 1.0V/div CH2 T.Error 2.0V/div 0(V) - The RF and T. Error Signals during Test Mode (Focus ON) (Test Disc Type: 4) - T. Error is adjusted so that the symmetry is centered at 0 V (Tracking Balance). (Picture 5) - (Picture 5) - (20msec/div) - (d) Focus Error Balance Adjustment - RF Signal during Test Mode (Play) - · Should be adjusted so that each center cross point will be a point, and so that points that cross above and below are clear, as shown in the picture. (Picture 6) ## PC BOARD (Foil Side View) (c) Tracking Error Balance: Vertically Symmetrical or DC: 0 ±0.05 V (d) Focus Error Balance: (b) Tracking Coil DC Offset: 0±10 mV CLOSE/OPEN ..... Best Eye Pattern SP M2 — R34 \$-01 — R35 \$-02 X32-140X-XX A/5 J25-6165-01 LIMIT CON MI SYSTEM E D R23 C16 R24 R22 C17 R3 C3 R2 C2 0 ভাগ্রাপ্র 0 J25-6034-02 C67 C29 R42 R41 C30 R43 R45 C31 R46 C31 0 0 0 8 651 6 735 10 7 T 0 303 0 0 0 R50 150 A $\boxtimes$ ٥ X32 D/5 X32 E/5 ### X29-1900-00 | Ref. | No. | Address | |------|-----|---------| | IC | Q | Address | | | 1 | | | | 2 | | | | 3 | | | | 4 | | | | 5 | | | 1 | | | ### X32-1400-10 | | 140 | 0-10 | |------|-----|-----------| | Ref. | | - Address | | IC | Q | | | | 1 | 2W | | | 2 | 3W | | | 3 | 3Y | | | 4 | 5W | | - 1 | 5 | 5W | | | 6 | 4W | | | 7 | 4X | | | 8 | 4X | | 14.5 | 9 | 2X | | - | 10 | | | 1944 | 11 | 5Y | | | 12 | 5Y | | | 13 | 5V | | | 14 | 6Z | | | 15 | 5Y | | | 16 | 5Y | | | 17 | 6Y | | | 18 | 6Y | | | 19 | 6Z | | | 20 | 6Y | | | 21 | 6Z | | | 22 | 6Z | | 1 | | 3W | | 2 | | 4W | | 3 | | 4Y | | 4 | | 4Z | | 5 | | 3Z | | 6 | | 5X | | 7 | | 6X | | 8 | | 2V | | 9 | | 4AA | | 10 | | 4Z | | 11 | | 4Y | | 12 | | 6Z | | 13 | | 5Z | | 14 | | 5Y | | 15 | | 6Z | | 16 | | 5Y | | 17 | | ЗАВ | | 18 | | 2AA | | | | | CAUTION: For continued safety, replace safety critical components only with manufacturer's recommended parts (refer to parts list). A indicates safety critical components. To reduce the risk of electric shock, leakage-current or resistance measurements shall be carried out (exposed parts are acceptably insulated from the supply circuit) before the appliance is returned to the customer. DC voltages are as measured with a high impedance voltmeter. Values may vary slightly due to variations between individual instruments or/and units. Les tensions c.c. doivent être mesurées avec un voltmètre à haute impédance. Les valeurs peuvent différer légèrement du fait des variations inhérentes aux appareils et aux instruments de mesure individuels. Die angegebenen Gleichspannungswerte wurden mit einem hochohmigen Spannungsmesser gemessen. Dabei schwanken die Meßwerte aufgrund von Unterschieden zwischen einzelnen Instrumenten oder Geräten u. U. geringfügig. # **EXPLODED VIEW (MECHANISM)** # **EXPLODED VIEW (MECHANISM)** # **EXPLODED VIEW (UNIT)** a 3 k a ### **PARTS LIST** \* New Parts Parts without Parts No. are not supplied. Les articles non mentionnes dans le Parts No. ne sont pas fournis. Telle ohne Parts No. werden nicht geliefert. and the second | Ref. No. | Address | New<br>Parts | Parts No. | Description | | Re-<br>mark | |---------------------------------|----------------------------|--------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------| | 参照番号 | 位置 | Fi. | 部品番号 | 部品名/規格 | | 備考 | | | | | D | P-3010 | | | | 201<br>201<br>201<br>202<br>203 | 1F<br>1F<br>1F<br>3E<br>2E | | A01-1749-01<br>A01-1758-01<br>A01-1758-01<br>A20-5781-02<br>A29-0146-03 | METALLIC CABINET METALLIC CABINET METALLIC CABINET PATEL PANEL (TRAY) | | FS | | 20 <b>4</b><br>205<br>230 | 18<br>18<br>28 | | A70-0270-05<br>A09-0078-08<br>A22-1090-03 | REMOTE CONTROLLER ASSY<br>BATTERY COVER(REMOTE CONTROL)<br>SUB PANEL ASSY | | | | 206<br>233<br>-<br>- | 2C<br>2E | | B43-0287-04<br>B03-2527-14<br>B46-0092-03<br>B46-0094-03<br>B46-0095-03 | KENWOOD BADGE DRESSING PLATE WARRANTY CARD WARRANTY CARD WARRANTY CARD | K<br>UUE<br>U <u>UE</u> | J | | •<br>•<br>• | | | B46-0096-13<br>B46-0121-03<br>B46-0122-13<br>B46-0139-03<br>B46-0143-03 | WARRANTY CARD WARRANTY CARD WARRANTY CARD WARRANTY CARD WARRANTY CARD | X<br>P<br>E | J<br>F | | - | | | B50-9502-00<br>B50-9503-00<br>B50-9504-00<br>B50-9505-00<br>B50-9555-00 | INSTRUCTION MANUAL(ENGLISH) INSTRUCTION MANUAL(FRENCH) INSTRUCTION MANUAL(S,A,C) INSTRUCTION MANUAL(G,D,I) INSTRUCTION MANUAL(ENGLISH) | PME<br>M<br>E | 106.1.1.1. | | •<br>•<br>• | | | B50-9556-00<br>B50-9558-00<br>B50-9743-00<br>B50-9744-00<br>B50-9745-00 | INSTRUCTION MANUAL(FRENCH) INSTRUCTION MANUAL(G,D,I) INSTRUCTION MANUAL(ENGLISH) INSTRUCTION MANUAL(FRENCE) INSTRUCTION MANUAL(G,D,I) | 5<br>E | 5 | | <u>.</u> | | | B58-0223-04<br>B58-0513-04 | CAUTION CARD (PRE-SET 120V)<br>CAUTION CARD (PRESET220-240) | U<br>UE | 3 | | 207 | 16 | | D21+1540-03 | EXTENSION SHAFT | | | | 211<br>212<br>212<br>212<br>213 | 18<br>18<br>18<br>18<br>19 | | E30-0505-05<br>E30-1392-05<br>E30-1392-05<br>E30-1392-05<br>E30-2275-05 | AUDIO CORD CORD WITH PLUG CORD WITH PLUG CORD WITH PLUG AC POWER CORD | K<br>KPUM<br>UEX<br>X | | | 213<br>213<br>213<br>213<br>213 | 1F<br>1F<br>1F<br>1F<br>1F | | E30-2276-05<br>E30-2277-05<br>E30-2277-05<br>E30-2277-05<br>E30-2284-05<br>E30-2423-05 | AC POWER CORD AC POWER CORD AC POWER CORD AC POWER CORD AC POWER CORD | T<br>E<br>UM <u>UE</u><br>K | i | | 213<br>237 | 1F<br>2F | | E30-2423-05<br>E31-7045-05 | AC POWER CORD<br>WIRING HARNESS | KP | ١, | | | | * | H01-8453-04<br>H01-8478-04<br>H01-8567-04<br>H10-3801-12<br>H10-3802-12 | ITEM CARTON CASE ITEM CARTON CASE ITEM CARTON CASE ITEM CARTON CASE POLYSTYRENE FOAMED FIXTURE POLYSTYRENE FOAMED FIXTURE | | | | • | | | H10-3817-02<br>H10-3818-02 | POLYSTYRENE FOAMED FIXTURE<br>POLYSTYRENE FOAMED FIXTURE | 4. | | E: Scandinavia & Europe K: USA P: Canada U: PX(Far East, Hawaii) T: England M: Other Areas UE : AAFES(Europe) X: Australia J: Japan made S: Singapore made F: France made ⚠ indicates safety critical components. **PARTS LIST** Parts without Parts No. are not supplied. Les articles non mentionnes dans le Parts No. ne sont pas fournis. Telle ohne Parts No. werden nicht geliefert. × New Parts | Ref. No. | Address | New<br>Parts | Parts No. | Description | nation | Re- | |----------------------------------------|----------------------------------|--------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------|------------| | 参照者号 | 位置 | 新 | 部 品 書 号 | 部品名/規格 | 仕 向 | 備4 | | - | | * | H10-3852-C2<br>H20-0554-04<br>H21-0264-C4<br>H21-0264-04<br>H25-0232-04 | POLYSTYRENE FOAMED FIXTURE PROTECTION COVER PROTECTION SHEET PROTECTION SHEET PROTECTION BAG (235X350X0.03) | M | F | | -<br>-<br>- | | | H25-0330-04<br>H25-0330-04<br>H25-0330-04<br>H25-0330-04 | PROTECTION BAG<br>PROTECTION BAG<br>PROTECTION BAG<br>PROTECTION BAG | KPU <u>UB</u> X<br>TE | | | 156<br>214<br>215<br>217<br>218 | 3E,3F<br>1F<br>2F<br>1F | | J11-0134-05<br>J02-1034-05<br>J11-0129-05<br>J19-0515-05<br>J19-0581-05 | WIRE CLAMPER<br>FOOT<br>WIRE CLAMPER<br>UNIT HOLDER<br>UNIT HOLDER | | | | 219<br>220<br>221<br>221<br>221 | 3.5<br>2.7<br>3.7<br>3.7<br>3.7 | | J19-2536-05<br>J19-3180-05<br>J42-0083-05<br>J42-0083-05<br>J42-0083-05 | UNIT HOLDER UNIT HOLDER POWER CORD BUSHING POWER CORD BUSHING POWER CORD BUSHING | KP | | | 221<br>221 | 3F<br>3F | | J42-0166-05<br>J42-0166-05<br>J61-0081-05 | POWER CORD BUSHING<br>POWER CORD BUSHING<br>WIRE BAND | E NWOEXI | | | 222<br>225 | 2E<br>3E | | K27-1965-04<br>K29-3632-04 | KNOB (BUTTON/POWER) | | | | 226<br>226<br>226<br>226<br>226<br>226 | 2F<br>2F<br>2F<br>2F<br>2F<br>2F | | L01-8661-05<br>L01-8661-05<br>L01-8662-05<br>L01-8662-05<br>L01-8662-05 | POWER TRANSFORMER POWER TRANSFORMER POWER TRANSFORMER POWER TRANSFORMER POWER TRANSFORMER | K<br>KP<br>TE<br>XTE | | | 226 | 2F | | L01-8664-05 | POWER TRANSFORMER | UMUE | | | P<br>Q<br>R<br>S | | | N09-1898-15<br>N89-3008-45<br>N89-3006-46<br>N89-3008-46 | MACHINE SCREW BINDING HEAD TAPTITE SCREW BINDING HEAD TAPTITE SCREW BINDING HEAD TAPTITE SCREW | | | | | | | APC UNIT | r (X29-1990-00) | | | | C1 -3<br>C4 ,5<br>C6<br>C7 | | | CE04KW1V100M<br>CE04KW1C470M<br>CE04KW1A101M<br>CC45FSL1H101J | ELECTRO | | | | L1 | | | L40-1001-17 | SMALL FIXED INDUCTOR(10UH,K) | | | | T | | | N87-2606-46 | BRAZIER HEAD TAPTITE SCREW | | | | D1<br>D1<br>D2 ,3<br>D2 ,3<br>IC1 | | | HZS5.6N(B2)<br>RD5.6ES(B2)<br>HSS104<br>1SS133<br>M5223P | ZENER DIODE<br>ZENER DIODE<br>DIODE<br>DIODE<br>DIODE<br>ICOP AMP X2) | | iva<br>iva | | Q1<br>Q2<br>Q3 -5 | Professional Control | 7<br>2<br>2 | 2SC3246<br>2SC1740S(Q,R) 22<br>2SC945(A)(Q,P)<br>2SA733(A)(Q,P) | TRANSISTOR<br>TRANSISTOR<br>TRANSISTOR<br>TRANSISTOR | X*** | 37 | E: Scandinavia & Europe K: USA U: PX(Far East, Hawaii) T: England M: Other Areas J: Japan made S: Singapore made F: France made ⚠ indicates safety critical components. UE: AAFES(Europe) X: Australia 115 × New Parts ### **PARTS LIST** Parts without Parts No. are not supplied. Les articles non mentionnes dans le Parts No. ne sont pas fournis. | Ref.<br>● 里 | No.<br>書号 | Address<br>位 筐 | Now<br>Parts | ₩ <b>8</b> 5 | arts<br># | No.<br>→ → | n in the state of | Description<br>昌名/規 | * # 4 | Desti-<br>nation<br>仕 ,向 | Re-<br>mark<br>備考 | |-----------------------------------|-----------|----------------|--------------|------------------------------------------------|----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------|--------------------------|-----------------------------------------| | | | CD PL | AYE | NIT | (X | 32-1400- | 10: K, P, 0-2 | 1: U, M, UE, | 0-71: X, T, E | ) | *************************************** | | C1<br>C2 ,<br>C4<br>C5<br>C6 | 3 | | | CEO4K<br>CC45F<br>CC45F<br>CK45F<br>CC45F | SL1<br>SL1<br>F1H | H330J<br>H020C<br>103Z | ELECTRO<br>CERAMIC<br>CERAMIC<br>CERAMIC<br>CERAMIC | 47UF<br>33PF<br>2.0PF<br>0.010UF<br>18PF | 10WV<br>J<br>C<br>2<br>J | | | | 07 ,<br>09 ,<br>011<br>012<br>013 | 8<br>10 | | | CK45F<br>CC45F<br>CC45F<br>CF92F<br>C90-1 | SL1.<br>SL1<br>V1H | H470J<br>H221J<br>102J | CERAMIC<br>CERAMIC<br>CERAMIC<br>MF<br>NP-SLEC | 0.010UF<br>47PF<br>220PF<br>1000PF<br>0.33UF | Z<br>3<br>50WV | | | | 014<br>014<br>015<br>015 | | | | CF92F<br>CF92F<br>CF92F<br>CE04K<br>C90-1 | V1H<br>V1H<br>W1A | 474J<br>474J<br>470M | MF<br>MF<br>MF<br>ELECTRO<br>NP-ELEC | 0.18UF<br>0.47UF<br>0.47UF<br>47UF<br>22UF | 3<br>10WV<br>10WV | | J 5 7 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 | | 015<br>016<br>017 ,<br>019<br>020 | 18 | | | C90-1<br>CC45F<br>CK45F<br>CE04K<br>CE04K | SL11<br>B1H<br>W1A | H101J<br>471K<br>101M | NP-ELEC<br>CERAMIC<br>CERAMIC<br>ELECTRO<br>ELECTRO | 22UF<br>100PF<br>470PF<br>100UF<br>330UF | 10WV<br>K<br>10WV<br>6.3WV | | 7 | | 22<br>23<br>24<br>25<br>25 | 26 | | | CK45F<br>CE04K<br>CK45F<br>CE04K<br>CF92F | #1A<br>F1H:<br>#1A: | 101M<br>103Z<br>101M | CERAMIC<br>ELECTRO<br>CERAMIC<br>ELECTRO<br>MF | 0.010UF<br>100UF<br>0.010UF<br>100UF<br>4700PF | Z<br>10WV<br>Z<br>10WV | | | | 29<br>30<br>31<br>32<br>34 | 35 | | | CF92F<br>CF92F<br>C90-1<br>CF92F<br>CK45F | /1H:<br>352-<br>/1H: | 152J<br>-05<br>184J | MF<br>MF<br>NP-ELEC<br>MF<br>CERAMIC | 1200PF<br>1500PF<br>4.7UF<br>0.18UF<br>0.010UF | J<br>J<br>25₩V<br>J<br>Z | | | | 37<br>38<br>40<br>41<br>42 | | | | C90-11<br>CF92F<br>CK45F<br>CF92F<br>CC45F | /1H2<br>F1H1<br>/1H5 | 223J<br>03Z<br>62J | NP-ELEC<br>MF<br>CERAMIC<br>MF<br>CERAMIC | 22UF<br>0.022UF<br>0.010UF<br>5600PF<br>100PF | 10WV<br>J<br>Z<br>J<br>J | | | | 45<br>46 | 14 | | | CK45FF<br>CE04KV<br>CE04KV<br>CC45FC<br>CE04KV | /1V1<br>/1C2<br>:H1F | .00M<br>220M<br>1330J | CERAMIC<br>ELECTRO<br>ELECTRO<br>CERAMIC<br>ELECTRO | 0.010UF<br>10UF<br>22UF<br>33PF<br>100UF | Z<br>35WV<br>16WV<br>J<br>10WV | | | | 50 ,5<br>50 ,5<br>50 ,5<br>52 ,5 | 51 53 | | | CEO4KV<br>CK45FE<br>CK45FF<br>CK45FE<br>CK45FE | 1H1<br>1H1<br>1H1 | 03Z<br>03Z<br>03Z | ELECTRO<br>CERAMIC<br>CERAMIC<br>CERAMIC<br>CERAMIC | 100UF<br>0.010UF<br>0.010UF<br>0.010UF<br>1000PF | 10WV<br>2<br>Z<br>Z<br>Z<br>K | | J<br>S<br>F | | 56<br>56<br>56<br>57 -6<br>63 | 2 | | | CK45FF<br>CK45FF<br>CK45FF<br>CK45FF<br>CEO4KW | 1H1<br>1H2<br>1H1 | 03Z<br>23Z<br>03Z | CERAMIC<br>CERAMIC<br>CERAMIC<br>CERAMIC<br>ELECTRO | 0.010UF<br>0.010UF<br>0.022UF<br>0.010UF<br>3300UF | Z<br>Z<br>Z<br>Z<br>16WV | | SFJ | | 64<br>65<br>65 | | | 1 1 | CEO4KW<br>CEO4KW<br>CEO4KW | 1A4 | 70M | ELECTRO<br>ELECTRO<br>ELECTRO | 2200UF<br>47UF<br>47UF | 16WV<br>10WV<br>16WV | | F | S: Singapore made F: France made U: PX(Far East, Hawaii) T: England M: Other Areas UE : AAFES(Europe) X: Australia ★ indicates safety critical components. A significant **PARTS LIST** \* New Parts Parts without Parts No. are not supplied. Les articles non mentionnes dans le Parts No. ne sont pas fournis. Telle ohne Parts No. werden nicht gellefert. | Ref. No. | Address New<br>Parts<br>位置新 | | Description<br>部品名)規格 | | Re-<br>marks<br>卷卷 | |----------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------|--------------------| | C65<br>C66,67<br>C68<br>C69<br>C70 | | CE04LW1A470M<br>CK45FF1H103Z<br>CE04KW01A71M<br>CE04KW1A101M<br>CE04KW1H470M | ELECTRO 47UF 10WV CERAMIC 0.010UF Z ELECTRO 470UF 6.3WV ELECTRO 100UF 10WV ELECTRO 47UF 50WV | | s | | C71<br>C72<br>C73 ,74<br>C75<br>C76 | | CK45FF1H103Z<br>CE04KW1V100M<br>CK45FF1H103Z<br>CE04KW1A101M<br>CK45FF1H103Z | CERAMIC 0.010UF Z ELECTRO 10UF 35WV CERAMIC 0.010UF Z ELECTRO 100UF 10WV CERAMIC 0.010UF Z | | | | C77<br>C78<br>C79<br>C80<br>C91 ,92 | | CE04KW1A101M<br>CK45FF1H103Z<br>CF92FV1H103J<br>CF92FV1H473J<br>CF92FV1H121K | ELECTRO 100UF 10WV<br>CERAMIC 0.010UF 2<br>MF 0.010UF J<br>MF 0.047UF J<br>MF 120PF K | | | | C93 ,94<br>C95 ,96<br>C97 ,98<br>C99 ,100<br>C105,106 | | CF92FV1H512J<br>CF92FV1H682J<br>CF92FV1H102J<br>CF92FV1H393J<br>CE04KW1V100M | MF 5100PF J<br>MF 6800PF J<br>MF 1000PF J<br>MF 0.039UF J<br>GLECTRO 10UF 35WV | | | | C107,108<br>C107,108<br>C107,108<br>C107,108<br>C109,110 | | CF92FV1H331K<br>CK45FB1H331K<br>CK45FB1H331K<br>CE04KW1E330M<br>CE04KW1A101M | MF 330PF K CERAMIC 330PF K CERAMIC 330PF K ELECTR0 33UF 25WV ELECTR0 100UF 10WV | | J<br>S<br>F | | C112,113<br>C121,122<br>C121,122<br>C121,122<br>C123,124 | | CK45FF1H103Z<br>CE04KW1H0R1M<br>CE04KW1V100M<br>CE04LW1V100M<br>CE04KW1C220M | CERAMIC 0.010UF Z ELECTRS 0.1UF 50WV ELECTRS 10UF 35WV ELECTRS 10UF 35WV ELECTRS 22UF 16WV | | JESE | | C123,124<br>C123,124<br>C125,126<br>C127,128<br>C129,130 | | CE04KW1H2R2M<br>CE04LW1C220M<br>CK45FB1H331K<br>CK45FF1H472Z<br>CK45FF1H103Z | ELECTRO 2.2UF 50WV ELECTRO 22UF 16WV CERAMIC 330PF K CERAMIC 4700PF Z CERAMIC 0.010UF Z | | S | | C131<br>C131<br>C131<br>C131<br>C131 | | C91-0647-05<br>C91-0971-05<br>C91-0971-05<br>C91-0971-05<br>C91-0971-05 | CERAMIC | XTE<br>KPUM<br>UE | JSFJJ | | C132,133<br>CN8<br>CN9<br>J201<br>J202<br>J203 | 2F<br>3F | C91-0971-05<br>E10-2211-05<br>E10-2212-05<br>E13-0244-05<br>E11-0164-05<br>E11-0162-05 | FILM 0.01UF 250WV FLAT CABLE CONNECTOR FLAT CABLE CONNECTOR PHONO JACK MINIATURE PHONE JACK(3P) PHONE JACK (3P) | | | | - | | F29-0072-05 | INSULATING COVER | XTE | J | | -<br>-<br>- | | J11-0098-05<br>J21-5159-04<br>J21-5159-04<br>J21-5159-04 | WIRE CLAMPER<br>MOUNTING HARDWARE<br>MOUNTING HARDWARE<br>MOUNTING HARDWARE | TE<br>XTE | SEJ | | L1 ,2<br>L3 | | L40-1011-17<br>L40-1011-17 | SMALL FIXED INDUCTOR(100UH,K) SMALL FIXED INDUCTOR(100UH,K) | | s | E: Scandinavia & Europe K: USA U: PX(Far East, Hawaii) T: England M: Other Areas J: Japan made S: Singapore made UE : AAFES(Europe) X: Australia F: France made 1 . . . 8 1 1 a ### × New Parts ### **PARTS LIST** Parts without Parts No. are not supplied. Les articles non mentionnes dans le Parts No. ne sont pas fournis. Telle ohne Parts No. werden nicht geliefert. a char | lo. | Address | | Parts No. | Description | Desti- | Re-<br>mark | |-------------------|------------------------------|------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------| | 号 | 位 置 | 新 | 部品番号 | 部品名/規格 | | 備考 | | | | | L40-1011-17<br>L40-1011-17<br>L79-0785-05<br>L77-1164-05<br>L78-0218-05 | SMALL FIXED INDUCTOR(100UH,K) SMALL FIXED INDUCTOR(100UH,K) LINE FILTER CRYSTAL RESONATOR RESONATOR | | F | | | | | R90-0832-05<br>RS14KB3A4R7J<br>RS14KB3A150J<br>R12-5058-05<br>R12-3130-05 | MULTIPLE RESISTOR FL-PROOF RS 4.7 J 1W FL-PROOF RS 15 J 1W TRIMMING POT.(100K) TRIMMING POT.(33K) | | S | | | | | R12-3130-05<br>R12-3132-05<br>R12-3126-05<br>R12-3130-05<br>R12-3134-05 | TRIMMING POT. (33K) TRIMMING POT. (47K) TRIMMING POT. (10K) TRIMMING POT. (33K) TRIMMING POT. (10K) | | F. J | | | | | R12-1100-05<br>R10-4026-05 | TRIMMING POT.(2.2K) POTENTIOMETER | | | | 5 | 1F<br>1F | | S40-1064-05<br>S40-1103-05<br>S31-2131-05 | PUSH SWITCH PUSH SWITCH (POWER TYPE) SLIDE SWITCH (POWER TYPE) | UMUE | J | | 7<br>7<br>1<br>3 | | | HSS104<br>1SS133<br>S5566B<br>HSS104<br>1SS133 | DIODE<br>DIODE<br>DIODE<br>DIODE | | | | 5 | | | HZS5.6N(B2)<br>RD5.6ES(B2)<br>S5566B<br>HZS30N(B)<br>RD30ES(B) | ZENER DIØDE<br>ZENER DIØDE<br>DIØDE<br>ZENER DIØDE<br>ZENER DIØDE | > | | | 2 | | | HZS5.6N(B2)<br>RD5.6ES(B2)<br>HZS5.1N(B2)<br>RD5.1ES(B2)<br>HZS8.2N(B2) | ZENER DIØDE ZENER DIØDE ZENER DIØDE ZENER DIØDE ZENER DIØDE ZENER DIØDE | | | | 2 1 1 1 1 | 1E | | RD8.2ES(B2)<br>HSS104<br>1SS133<br>FIP10AM19<br>TA8101N | ZENER DIØDE DIØDE DIØDE DIØDE FLUØRESCENT INDICATØR TUBE IC(SERVØ) | | | | | | | NJM2058D<br>TC9201BF<br>TC9200BF<br>LC3516BSL-15<br>NJM4558D | IC(OP AMP X4) IC(SERVO PROCESSOR) IC(DATA PROCESSOR) IC(2KX6 RAM) IC(0P AMP X2) | | | | 1 | | | TC74HC02AP<br>PD0036<br>TC74HC74AP<br>NJM4558D<br>PCM56P-L-1 | IC(QUAD 2-INPUT NOR GATE) IC(DIGITAL FILTER) IC(DUAL D-TYPE FLIP FLOP) IC(OP AMP X2) IC(DA CONVERTER) | | | | s | | | NJM45252<br>UP075212ACW-099<br>M5218P<br>DTA124EN | IC(OP AMP XZ)<br>IC(OP AMP XZ)<br>DIGITAL TRANSISTOR | | | | | <b>号</b> 7711333 555 2 2 1 1 | 5 位 <b>世</b> 11: 1: 1: 1: 1: 1: 1: 1: 1: 1: 1: 1: 1: | Parts file | ## 位 | ### ### ### ### ### ### ### ### ### ## | ### ### ### ### ### ################# | E: Scandinavia & Europe K: USA P: Canada U: PX(Far East, Hawaii) T: England M: Other Areas UE : AAFES(Europe) X: Australia J: Japan made S: Singapore made F: France made ♠ indicates safety critical components. ### **PARTS LIST** → New Parts Parts without Parts No. are not supplied. Les articles non mentionnes dans le Parts No. ne sont pas fournis. Telle ohne Parts No. werden nicht geliefert. | Ref. No. | Address | New<br>Parts | Parts No. | Description | Desti-<br>nation | Re-<br>mark | |---------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------|------------------------------------------------| | 参照番号 | 位 置 | 新 | 部品番号 | 部品名/規格 | 仕 向 | 備考 | | 92<br>93<br>93<br>93<br>93 | | THE RESERVE THE PROPERTY OF THE PARTY | DTC124EN<br>2SC1740S(0,R)<br>2SC1740S(0,R)<br>2SC945(A)(0,P)<br>2SC945(A)(0,P) | DIGITAL TRANSISTOR<br>TRANSISTOR<br>TRANSISTOR<br>TRANSISTOR<br>TRANSISTOR | | 03 tt. 03 tt. | | 요4<br>요5<br>요6<br>요7<br>요8 | | | 2SC3940A<br>2SB772(Q,P)<br>STA341M<br>2SC3940A<br>2SA1534A | TRANSISTOR TRANSISTOR TRANSISTOR TRANSISTOR TRANSISTOR | | | | 09<br>010<br>011<br>012 ,13<br>014 | | | DTC124EN<br>DTA124EN<br>2SD1944<br>2SA954(L,K)<br>2SK246(Y,GR) | DIGITAL TRANSISTOR<br>DIGITAL TRANSISTOR<br>TRANSISTOR<br>TRANSISTOR<br>FET | | | | 915<br>916<br>917 ,18<br>917 ,18<br>919 -22 | | | 2SA954(L,K)<br>2SC2003(L,K)<br>2SC1740S(Q,R)<br>2SC945(A)(Q,P)<br>2SC2878(B) | TRANSISTOR TRANSISTOR TRANSISTOR TRANSISTOR TRANSISTOR TRANSISTOR | | | | A1 | | | W02-0973-05 | ELECTRIC CIRCUIT MODULE | | | | | | ٨ | MECHANISM UNIT | (X92-1300-04): Japan made | - | , | | 1 | 1 A | | A11-0278-03 | SUB CHASSIS | | | | 2<br>3<br>4<br>5<br>6 | 2B<br>1A<br>2B<br>2A<br>2A | * | D02-0086-08<br>D10-2227-03<br>D10-2249-04<br>D13-0722-04<br>D13-0723-04 | TURNTABLE PLATTER<br>SLIDER<br>ROD<br>GEAR<br>GEAR | 45 | | | 7<br>8<br>9<br>10<br>11 | 2 A<br>3 B<br>2 B<br>2 B<br>3 A | * * * | D13-0724-03<br>D13-0745-08<br>D13-0746-08<br>D13-0747-14<br>D15-0284-04 | GEAR<br>GEAR<br>GEAR<br>GEAR<br>MOTOR PULLEY | | Above dan sesimenta di aventalian en samuelana | | 12 | 2A | | D16-0191-04 | BELT | | | | 13<br>14<br>15 | 1B<br>1B<br>2B | * | E31-4183-15<br>E31-4845-05<br>E31-7113-05 | WIRING HARNESS<br>WIRING HARNESS<br>WIRING HARNESS | | | | 16<br>17<br>18 | 2B<br>1 A<br>3B | * * | F07-0546-08<br>F19-0593-04<br>F31-0182-04 | COVER<br>BLIND PLATE<br>REINFORCING HARDWARE | | | | 19<br>20<br>21<br>22<br>23 | 2B<br>2A<br>2B<br>3B<br>3B | * | G01-2308-08<br>G02-0493-04<br>G02-0494-04<br>G02-0495-08<br>G01-2391-08 | COMPRESSION SPRING<br>FLAT SPRING<br>FLAT SPRING<br>FLAT SPRING<br>COMPRESSION SPRING | | | | 24 | 3B | * | G01-2392-08 | COMPRESSION SPRING | Section 1 | 100 | | 25<br>27<br>26<br>29<br>30 | 3A<br>1A<br>2A<br>2B<br>2B,3B | * | J02-0386-04<br>J11-0130-03<br>J11-0134-05<br>J19-3165-03<br>J02-1027-05 | FOOT<br>CLAMPER<br>WIRE CLAMPER<br>HOLDER<br>INSULATOR | | | E: Scandinavia & Europe K: USA UE : AAFES(Europe) X: Australia P: Canada U: PX(Far East, Hawaii) T: England M: Other Areas J: Japan made S: Singapore made 119 F: France made \* New Parts ### **PARTS LIST** Parts without Parts No. are not supplied. Les articles non mentionnes dans le Parts No. ne sont pas fournis. | Ref. No. | Address | New<br>Parts | Parts No. | Description | Desti-<br>nation | Re- | |---------------------------------|----------------------------|--------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------|-----| | 参照番号 | 位 置 | 新 | 部品番号 | 部品名/規格 | 仕 向 | 備考 | | 31<br>32<br>33<br>34<br>35 | 3B<br>2A<br>2A<br>3B<br>2B | * * * * | J42-0170-08<br>J90-0617-03<br>J90-0618-03<br>J90-0623-08<br>J90-0624-08 | BUSHING<br>GUIDE<br>GUIDE<br>RAIL<br>GUIDE | | | | 36<br>37 | 18<br>18 | * | J91-0393-05<br>J99-0053-01<br>J61-0081-05 | PICKUP<br>TRAY<br>WIRE BAND | | | | 40<br>41<br>42<br>A<br>B | 2A<br>1A<br>2B<br>2A<br>3B | * | N19-0891-04<br>N19-1170-04<br>N19-1179-05<br>N09-1898-15<br>N09-2613-05 | FLAT WASHER<br>FLAT WASHER<br>FLAT WASHER<br>MACHINE SCREW<br>SEMS (TAPTITE SCREW) | | | | СОБЕН | 2A<br>3B<br>2A<br>2A<br>2B | * | N09-2627-05<br>N09-2628-05<br>N86-2606-46<br>N84-2004-46<br>N39-2025-46 | MACHINE SCREW MACHINE SCREW MACHINE SCREW MACHINE SCREW PAN HEAD TIPTITE SCREW PAN HEAD MACHINE SCREW | | | | J<br>L<br>M<br>N<br>P | 2B<br>2B<br>2B<br>1A<br>3A | | N39-2035-45<br>N84-2006-46<br>N87-2606-46<br>N89-2606-46<br>N89-3010-46 | PAN HEAD MACHINE SCREW PAN HEAD MACHINE SCREW PAN HEAD MACHINE SCREW BINDING HEAD TAPTITE SCREW BINDING HEAD TAPTITE SCREW | | | | R | 2B | | N09-1522-05 | SET SCREW (3X8) | | | | S1<br>S2 | 3 A | * | S46-1122-05<br>S33-2060-05 | LEAF SWITCH<br>LEVER ROTARY SWITCH | | | | 45<br>46<br>47<br>48<br>49 | 3A<br>3B<br>3B<br>3B<br>1A | * * | T42-0483-05<br>T42-0495-05<br>T42-0496-05<br>T42-0497-08<br>T50-1036-04 | DC MOTOR DC MOTOR DC MOTOR MOTOR ASSY YOKE | | | | 51 | 1 A | | T99-0222-05 | MAGNET | | | | | | ٨ | | X92-1340-00) : Singapore made | | 1 | | 101<br>102 | 1C<br>2D | - 1960 | A11-0617-08<br>A11-0618-08 | SUB CHASSIS ASSY SUB CHASSIS ASSY | | | | 106<br>107<br>108<br>110 | 2D<br>3D<br>3D<br>1C<br>1D | * * * | D10-2315-08<br>D12-0126-08<br>D13-0799-08 | STOPPER LINK ASSY ROD CONTROL CAM DRIVE GEAR GEAR | | | | 112<br>113<br>114<br>115<br>116 | 1D<br>2D<br>2D<br>1D<br>1D | * | D13-0802-08<br>D13-0803-08<br>D14-0300-08 | DNADING PULLEY GEAR (A) GEAR (B) ROLLER BELT (M) | 1980 as 1984 | | | 121<br>122 | 3C,3D | * | E40-3263-05<br>E40-3262-05 | CONNECTOR (5P) CONNECTOR (4P) | | | | 125<br>126<br>127<br>130 | 3D<br>1D<br>1D<br>3D | * * | F07-0554-08<br>F19-0595-08<br>F31-0187-08-<br>F31-0188-08 | COVER (GEAR) COVER (GEAR) REINFORCING HARDWARE STOPPER | 136729 | | | | | | | | | | E: Scandinavia & Europe K: USA UE : AAFES(Europe) X: Australia war vay a star P: Canada U: PX(Far East, Hawaii) T: England M: Other Areas J: Japan made S: Singapore made F: France made ⚠ indicates safety critical components. ### **PARTS LIST** \* New Parts Parts without Parts No. are not supplied. Les articles non mentionnes dans le Parts No. ne sont pas fournis. Teile ohne Parts No. werden nicht geliefert. | 144 3D | 132 2D | Ref. No. | | ew<br>erts | Parts No.<br>部品番号 | Description<br>部 品 名 / 規 格 | Desti-<br>nation<br>仕 向 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------|-------------------------------------------|---------------------------------------------------------------------------|-------------------------|------------------| | 143 30 | 143 30 | 129<br>131<br>132<br>133 | 20<br>10 | * | 601-2376-08<br>602-0917-08<br>602-0918-08 | COMPRESSION SPRING (B) SPRING TRAY GUIDE SPRING (R) TRAY GUIDE SPRING (L) | | | | 143 30 | 144 3D | 134 | 2C : | | | CUSHINN | | | | 143 30 | 143 30 | 138<br>139 | 2C<br>2D<br>2D | * * | J02-1020-08<br>J02-1021-08<br>J02-1022-08 | FN0T (R)<br>F00T (REAR)<br>F00T (L)<br>CLAMPER | | | | 149 | 149 | 144<br>146<br>147 | 3D<br>2D<br>2D | * | J25-6134-08<br>J30-0261-08<br>J30-0262-08 | HALDER (RAD) PRINTED WIRING BOARD(MOTOR) SPACER SPACER | | 100 | | 159 1D * N19-1208-08 FLHT WASHER A 1C,1D * N09-2628-05 SCREW C 2D * N09-2669-08 SCREW C 2D * N09-2670-08 SCREW C 2D * N09-2670-08 SCREW C 3D * N09-2670-08 SCREW C 3D * N09-2680-05 SCREW C 3D * N09-2680-05 SCREW C 3D * N09-1898-15 MACHINE SCREW C | 169 1D | 150<br>151<br>152<br>153 | 1D<br>1C,1D<br>2C,1D<br>3D | * | J42-0619-08<br>J90-0638-08<br>J90-0639-08 | BRSS<br>BUSHING<br>GUIDE (FRBNT)<br>GUIDE (REAR)<br>GUIDE (SLIDE) | | Kilasi<br>Milita | | 159 1D * N19-1208-08 FLHT WASHER A 1C,1D * N09-2628-05 SCREW C 2D * N09-2669-08 SCREW C 2D * N09-2670-08 SCREW C 2D * N09-2670-08 SCREW C 3D * N09-2670-08 SCREW C 3D * N09-2680-05 SCREW C 3D * N09-2680-05 SCREW C 3D * N09-1898-15 MACHINE SCREW C | 169 1D | 154<br>155<br>156 | 2C<br>3C | 2000 | J99-0064-08 | PICK UP<br>TRAY<br>WIRE CLAMPER<br>WIRE BAND | | | | F 2C N09-1898-15 MACHINE SCREW 164 3D S46-1128-08 LEAF SWITCH 165 2D X S46-2109-08 LEAF SWITCH | F 2C NO9-1898-15 MACHINE SCREW 164 3D S46-1128-0B LEAF SWITCH LEAF SWITCH LEAF SWITCH | 160<br>A<br>B<br>C | 1D<br>1C,1D<br>3D<br>2D | * | NOA-5058-02 | FLAT WASHER<br>FLAT WASHER<br>SCREW<br>SCREW<br>SCREW (M1. 7X3) | | | | 164 3D x 546-1129-DB LEAF SWITCH 165 2D x 546-2109-DB LEAF SWITCH | 164 3D S46-1128-UB LEAF SWITCH 165 2D × S46-2109-08 LEAF SWITCH | D E | 3D<br>3D | | N09-2680-05 | SCREW<br>SCREW<br>MACHINE SCREW | | | | TAN DESCRIPTION METER OSSY (INDITING) | 168 3D * T42-0526-08 MNTNR ASSY (LSADING) * T42-0527-08 MNTNR ASSY (SLED) | 164<br>165 | 3D<br>2D | * | \$46-1128-08<br>\$46-2109-08 | LEAF SWITCH | | | | 169 3D * T42-0527-08 MOTOR ASSY (SLED) | | 168 | 30 | * | T42-0526-08<br>T42-0527-08 | MOTOR ASSY (LOADING)<br>MOTOR ASSY (SLED) | | | | | | | | | | | | | | | | Lance and the second se | ***************** | | | | .l: .lanan m | ada | E: Scandinavia & Europe K: USA U: PX(Far East, Hawaii) T: England M: Other Areas UE : AAFES(Europe) X: Australia J: Japan made S: Singapore made F: France made ⚠ indicates safety critical components. ## DP-3010 ### **SPECIFICATIONS** #### [Format] #### [General] Type: Compact disc player Read system: Non-contact optical pickup Rotational speed: About 200 to 500 rpm #### [Audio] | | DP-3010 | DP-2010 | DP-1510 | |----------------------------|-----------------------------|-----------------------------|-----------------------------| | Frequency response: | 10 Hz ~ 20 kHz ±1 dB | 10 Hz ~ 20 kHz ±1 dB | 10 Hz ~ 20 kHz ±1 dB | | Signal-to-noise ratio: | more than 100 dB | more than 100 dB | more than 100 dB | | Total harmonic distortion: | 0.007% at 1 kHz | 0.008% at 1 kHz | 0.008% at 1 kHz | | Channel separation: | more than 96 dB at<br>1 kHz | more than 96 dB at<br>1 kHz | more than 96 dB at<br>1 kHz | | Wow flutter: | Below measurable limit | Below measurable limit | Below measurable limit | | Output level/impedance | | | | | Line output: | 1.2 V/1 kΩ | 1.2 V/1 kΩ | 1.2 V/1 kΩ | | Headphone: | 31 mW/32 Ω | 31 mW/32 Ω | 31 mW/32 Ω | Note: KENWOOD follows a policy of continuous development. For this reason specifications may be changed without notice. ## KENWOOD CORPORATION Shionogi Shibuya Building, 17-5, 2-chome Shibuya, Shibuya-ku, Tokyo 150, Japan Shonog Shibuya Buiding, 17.5. 2-chome Shibuya, Shibuya-ku, Tokyo 150, Ji KENWOOD U.S.A. CORPORATION 2701 East Dominguez Street, Long Beach, CA 90810; 550 Clark Drive, Mourit Olive, N. J. 07828, U.S.A. KENWOOD ELECTRONICS CANADA INC. PO BOX 1075, 959 Gana Court, Missessauga, Ontario, Canada L4T 4C2 TRIO-KENWOOD U.K. LIMITED 17 Bristol Road, The Metropolidan Centre, Greenford, Middx, UB6 8UP England KENWOOD ELECTRONICS BENELUX N.V. Mechelsesteenweg 418 B-1930 Zaventem, Belgium KENWOOD ELECTRONICS DEUTSCHLAND GMBH TRIO-KENWOOD FRANCE S.A. 13 Bouleward Ney, 75018 Paris, France KENWOOD LINEAR S.p.A. 20125, MILANO-VIA ARBE, 50, ITALY KENWOOD ELECTRONICS AUSTRALIA PTY LTD (INCORPORATED IN N.S.W.) 4C WOODOOD Flace Lane Cove. N.S.W. 2006, Australia KENWOOD & LEE ELECTRONICS, LTD Wann Kee Building 4th Floor, 274 Compaught Road. Central, Hong Kong